FDC37B727-NS Standard Microsystems (SMSC), FDC37B727-NS Datasheet - Page 165

no-image

FDC37B727-NS

Manufacturer Part Number
FDC37B727-NS
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of FDC37B727-NS

Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37B727-NS
Manufacturer:
Standard
Quantity:
99
Part Number:
FDC37B727-NS
Manufacturer:
Microchip Technology
Quantity:
10 000
Chip Level (Global) Control/Configuration Registers [0x00-0x2F]
The chip-level (global) registers lie in the address range [0x00-0x2F]. The design MUST use all 8 bits of
the ADDRESS Port for register selection. All unimplemented registers and bits ignore writes and return
zero when read.
The INDEX PORT is used to select a configuration register in the chip. The DATA PORT is then used to
access the selected register. These registers are accessible only in the Configuration Mode.
Config Control
Default = 0x00
on Vcc POR or
Reset_Drv
Index Address
Default = 0x03
on Vcc POR or
Reset_Drv
Logical Device #
Default = 0x00
on Vcc POR or
Reset_Drv
Card Level
Reserved
REGISTER
0x04 - 0x06
0x08 - 0x1F
ADDRESS
0x03 R/W
0x07 R/W
0x02 W
0x00 -
0x01
TABLE 63 - CHIP LEVEL REGISTERS
Reserved - Writes are ignored, reads return 0.
The hardware automatically clears this bit after the write,
there is no need for software to clear the bits.
Bit 0 = 1: Soft Reset. Refer to the "Configuration Registers"
table for the soft reset value for each register.
Bit[7]
= 1
= 0
Bits [6:2]
Reserved - Writes are ignored, reads return 0.
Bits[1:0]
Sets GP1 etc. selection register used when in Run mode
(not in Configuration Mode).
= 11
= 10
= 01
= 00
Reserved - Writes are ignored, reads return 0.
A write to this register selects the current logical device.
This allows access to the control and configuration registers
for each logical device.
operates only on the selected logical device.
Reserved - Writes are ignored, reads return 0.
Chip (Global) Control Registers
Chip Level, SMSC Defined
Enable GP1, WDT_CTRL, GP5, GP6, Soft Power
Enable and Status Register access when not in
configuration mode
Disable GP1, WDT_CTRL, GP5, GP6, Soft Power
Enable and Status Register access when not in
configuration mode (Default)
0xEA (Default)
0xE4
0xE2
0xE0
166
DESCRIPTION
Note: the Activate command
STATE
C
C

Related parts for FDC37B727-NS