FDC37B727-NS Standard Microsystems (SMSC), FDC37B727-NS Datasheet - Page 83

no-image

FDC37B727-NS

Manufacturer Part Number
FDC37B727-NS
Description
Manufacturer
Standard Microsystems (SMSC)
Datasheet

Specifications of FDC37B727-NS

Pin Count
128
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FDC37B727-NS
Manufacturer:
Standard
Quantity:
99
Part Number:
FDC37B727-NS
Manufacturer:
Microchip Technology
Quantity:
10 000
NOTES ON SERIAL PORT OPERATION
FIFO MODE OPERATION:
GENERAL
The RCVR FIFO will hold up to 16 bytes
regardless of which trigger level is selected.
TX AND RX FIFO OPERATION
The Tx portion of the UART transmits data through
TXD as soon as the CPU loads a byte into the Tx
FIFO. The UART will prevent loads to the Tx
FIFO if it currently holds 16 characters.
Loading to the Tx FIFO will again be enabled as
soon as the next character is transferred to the Tx
shift register. These capabilities account for the
largely autonomous operation of the Tx.
The UART starts the above operations typically
with a Tx interrupt. The chip issues a Tx interrupt
whenever the Tx FIFO is empty and the Tx
interrupt is enabled, except in the following
instance. Assume that the Tx FIFO is empty and
the CPU starts to load it.
enters the FIFO the Tx FIFO empty interrupt will
transition from active to inactive. Depending on the
execution speed of the service routine software,
the UART may be able to transfer this byte from
the FIFO to the shift register before the CPU loads
another byte. If this happens, the Tx FIFO will be
empty again and typically the UART's interrupt line
would transition to the active state. This could
cause a system with an interrupt control unit to
record a Tx FIFO empty condition, even though
the CPU is currently servicing that interrupt.
Therefore, after the first byte has been loaded
into the FIFO the UART will wait one serial
character transmission time before issuing a
new Tx FIFO empty interrupt.
character Tx interrupt delay will remain active
until at least two bytes have the Tx FIFO
empties after this condition, the Tx been
loaded into the FIFO, concurrently.
interrupt will be activated without a one
character delay.
When the first byte
This one
When
83
Rx support functions and operation are quite
different from those described for the transmitter.
The Rx FIFO receives data until the number of
bytes in the FIFO equals the selected interrupt
trigger level.
enabled, the UART will issue an interrupt to the
CPU. The Rx FIFO will continue to store bytes
until it holds 16 of them. It will not accept any
more data when it is full. Any more data entering
the Rx shift register will set the Overrun Error flag.
Normally, the FIFO depth and the programmable
trigger levels will give the CPU ample time to
empty the Rx FIFO before an overrun occurs.
One side-effect of having a Rx FIFO is that the
selected interrupt trigger level may be above the
data level in the FIFO. This could occur when
data at the end of the block contains fewer bytes
than the trigger level. No interrupt would be issued
to the CPU and the data would remain in the
UART. To prevent the software from having to
check for this situation the chip incorporates a
timeout interrupt.
The timeout interrupt is activated when there is a
least one byte in the Rx FIFO, and neither the
CPU nor the Rx shift register has accessed the Rx
FIFO within 4 character times of the last byte. The
timeout interrupt is cleared or reset when the CPU
reads the Rx FIFO or another character enters it.
These FIFO related features allow optimization of
CPU/UART transactions and are especially useful
given the higher baud rate capability (256 kbaud).
Ring Wake Filter
An optional filter is provided to prevent glitches to
the wakeup circuitry and prevent unnecessary
wakeup of the system when a phone is picked up
or hung up. If enabled, this filter will be placed
into the soft power
PME/SCI wakeup event path of either of the
UART ring indicator pins (nRI1, nRI2), or the
nRING pin, which is an alternate function on
GP11 and GP62.
This feature is enabled onto the nRING pin or
one of the ring indicator pins (nRI1, nRI2) via the
Ring Filter Select Register defined below.
At that time if Rx interrupts are
management, SMI and
If

Related parts for FDC37B727-NS