M29W640GB60ZA6E NUMONYX, M29W640GB60ZA6E Datasheet - Page 19

no-image

M29W640GB60ZA6E

Manufacturer Part Number
M29W640GB60ZA6E
Description
Flash Mem Parallel 3V/3.3V 64M-Bit 8M x 8/4M x 16 60ns 48-Pin TFBGA Tray
Manufacturer
NUMONYX
Datasheet

Specifications of M29W640GB60ZA6E

Package
48TFBGA
Cell Type
NOR
Density
64 Mb
Architecture
Sectored
Block Organization
Asymmetrical
Location Of Boot Block
Bottom
Typical Operating Supply Voltage
3|3.3 V
Sector Size
8KByte x 8|64KByte x 127
Timing Type
Asynchronous
Operating Temperature
-40 to 85 °C
Interface Type
Parallel
3
3.1
3.2
3.3
3.4
Bus operations
There are five standard bus operations that control the device. These are bus read, bus
write, output disable, standby and automatic standby. See
VIL
5 ns on Chip Enable or Write Enable are ignored by the memory and do not affect bus
operations.
Bus read
Bus read operations read from the memory cells, or specific registers in the command
interface. A valid bus read operation involves setting the desired address on the Address
Inputs, applying a Low signal, V
Enable High, V
AC waveforms (8-bit
output becomes valid.
Bus write
Bus write operations write to the command interface. To speed up the read operation the
memory array can be read in page mode where data is internally read and stored in a page
buffer. The page has a size of 4 words and is addressed by the address inputs A0-A1.
A valid bus write operation begins by setting the desired address on the Address Inputs.
The Address Inputs are latched by the command interface on the falling edge of Chip
Enable or Write Enable, whichever occurs last. The Data Inputs/Outputs are latched by the
command interface on the rising edge of Chip Enable or Write Enable, whichever occurs
first. Output Enable must remain High, V
Figure 15: Write AC waveforms, write enable controlled (8-bit
waveforms, chip enable controlled (8-bit
details of the timing requirements.
Output disable
The Data Inputs/Outputs are in the high impedance state when Output Enable is High, V
Standby
When Chip Enable is High, V
Inputs/Outputs pins are placed in the high-impedance state. To reduce the supply current to
the standby supply current, I
standby current level see
During program or erase operations the memory will continue to use the program/erase
supply current, I
and
Table 8: Bus operations, BYTE =
IH
CC3
. The Data Inputs/Outputs will output the value, see
, for program or erase operations until the operation completes.
mode), and
Table 17: DC
CC2
IH
, the memory enters standby mode and the Data
IL
, Chip Enable should be held within V
Table 18: Read AC
, to Chip Enable and Output Enable and keeping Write
characteristics.
IH
mode), and
VIH, for a summary. Typically glitches of less than
, during the whole bus write operation. See
Table 19: Write AC characteristics
characteristics, for details of when the
Table 7: Bus operations, BYTE =
mode),
Figure 13: Read mode
Figure 16: Write AC
CC
± 0.2 V. For the
19/90
for
IH
.

Related parts for M29W640GB60ZA6E