Z16C3516VSG Zilog, Z16C3516VSG Datasheet - Page 135

IC 16MHZ Z8500 CMOS ISCC 68-PLCC

Z16C3516VSG

Manufacturer Part Number
Z16C3516VSG
Description
IC 16MHZ Z8500 CMOS ISCC 68-PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheets

Specifications of Z16C3516VSG

Controller Type
Serial Communications Controller (SCC)
Interface
USB
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4690-5
Z16C3516VSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16C3516VSG
Manufacturer:
INTEL
Quantity:
6 219
Part Number:
Z16C3516VSG
Manufacturer:
Zilog
Quantity:
10 000
UM011001-0601
I/O Read Cycle
These tables show that a delay of the falling edge of /RD
satisfies the SCC TsA(RD) timing requirement of 50 ns
min. The Z180 calculated value is 30 ns min for the worst
case. Also, Z180 timing specification tAH (Address Hold
time) is 10 ns min. The SCC timing parameters ThA(RD)
{Address to /RD High Hold} and ThCE(RD) {/CE to /RD
High Hold} are minimum at 0 ns. The rising edge of /RD is
early to guarantee these parameters when considering
address decoders and gate propagation delays.
I/O Write Cycle
Delay the falling edge of /WR to satisfy the SCC TsA(/WR)
timing requirement of 50 ns min. The Z180 calculates 30
SCC
Parameters
TsA(RD)
TdA(DR)
TdRDf(DR)
TwRDI
TsA(WR)
TsDW(WR)
TwWRI
Z180
Parameters
tDRS
Table 8. Parameter Equations Worst Case (Without Delay Signals - No Wait State)
Z180
Equation
tcyc-tAD+tRDD1
3tcyc+tCHW+tcf-tAD-tDRS
2tcyc+tCHW+tcf-tRDD1-tDRS
2tcyc+tCHW+tcf-tDRS+tRDD2
tcyc-tAD+tWRD1
tWDS
tWRP
SCC
Equation
Address
3tcyc+tCHW-tAD-TdA(DR)
RD
2tcyc+tCHW-tRDD1-TdRD(DR)
Table 9. Parameter Equations
ns min worst case. Further, the Z180 timing specifications
tAH (Address Hold time) and tWDH (/WR high to data hold
time) are both 10 ns min. The SCC timing parameters
ThA(WR) {Address to /WR High Hold}, ThCE(WR) {/CE to
/WR High Hold} and TdWR(W) {Write data to /WR High
hold} are a minimum of 0 ns. The rising edge of /WR is
early to guarantee these parameter requirements.
This circuit depicts logic for the I/O interface and the
Interrupt Acknowledge Interface for 10 MHz clock of
operation. Figure 13 is the I/O read/write timing chart
(discussions of timing considerations on the Interrupt
Acknowledge cycle and the circuit using EPLD occur
later).
The Z180™ Interfaced with the SCC at MHZ
245 min
160 min
185 min
210 min
241 min
184 min
30 min
30 min
15 min
Value
Value
Application Note
Units
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
7-15
7

Related parts for Z16C3516VSG