Z16C3516VSG Zilog, Z16C3516VSG Datasheet - Page 195

IC 16MHZ Z8500 CMOS ISCC 68-PLCC

Z16C3516VSG

Manufacturer Part Number
Z16C3516VSG
Description
IC 16MHZ Z8500 CMOS ISCC 68-PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheets

Specifications of Z16C3516VSG

Controller Type
Serial Communications Controller (SCC)
Interface
USB
Voltage - Supply
4.75 V ~ 5.25 V
Current - Supply
50mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4690-5
Z16C3516VSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16C3516VSG
Manufacturer:
INTEL
Quantity:
6 219
Part Number:
Z16C3516VSG
Manufacturer:
Zilog
Quantity:
10 000
UM011001-0601
Notes on Figure 3:
1. The receiver is usually in hunt mode when waiting for
2. The /SYNC output follows the state of the sync register
3. A Receive Character Available Interrupt is generated
4. If SCC’s DMA request function has been enabled,
5. DMA request for data 42H.
6. DMA request for data 0FFH.
7. DMA request for data 42H.
8. DMA request for the first CRC byte. The SCC treats
9. DMA request for the second CRC byte. The closing
a frame. When the opening flag is received, an
External/Status Interrupt is generated, indicating the
change from hunt mode to sync mode.
comparison output. The comparison is done on a bit
by bit basis, so the /SYNC pin is only active for one bit-
time. /SYNC goes active one bit-time after the last bit
of the sync character is sampled at the RxD pin.
11 bit-times after the last bit of the character is
sampled at the RxD pin. In this mode, enable the DMA
on this interrupt. This interrupt is for data 81H.
/REQ becomes active here.
the CRC as data, since the SCC does not yet
distinguish a difference between CRC and data!
flag is recognized two bit-times before the second
CRC byte is completely assembled in the Receive
Shift Register. As soon as it is transferred to the
Receive Buffer, it generates a DMA request.
Serial Communication Controller (SCC
10. This interrupt is EOF (End of Frame), a Special
11. DMA request for 2nd CRC bytes. This occurs when
12. External/Status Interrupt for the Sync/Hunt change.
Condition interrupt. This will not occur until the DMA
has read the 2nd CRC byte from the Receive Buffer.
When it occurs, the Receive Buffer is locked and no
more DMA requests can be generated until the
Receive Buffer is unlocked by issuing the Error Reset
command. Before issuing this command, all of the
status bits required (e.g., the CRC error status) must
be read, and the last two bytes read by the DMA
discarded. The enable interrupt on next Receive
Character command must be sent to the SCC so that
the next character (i.e., the First Character of the next
frame) will produce an interrupt. If this is not done, the
character will generate a DMA request, not an
interrupt.
Should a Special Condition occur within the data
stream (i.e., for a condition other than EOF) the /INT
pin will not go active until the character with the
Special Condition has been read by the DMA.
the EOF interrupt service routine has not disabled the
DMA function of the SCC, and did not read the data
after unlocking the buffer by issuing an Error Reset
command.
This occurs when the SCC recognizes an Abort
(Marking line) and forces the receiver into hunt mode.
The SCC can be programmed so that the Abort itself
generates an interrupt if required. If flag idle was set,
this interrupt would not occur.
): SDLC Mode of Operation
Application Note
11-7
1

Related parts for Z16C3516VSG