CN8236EBGB Mindspeed Technologies, CN8236EBGB Datasheet - Page 28

no-image

CN8236EBGB

Manufacturer Part Number
CN8236EBGB
Description
ATM SAR 155Mbps 3.3V ABR/CBR/GFR/UBR/VBR 388-Pin BGA
Manufacturer
Mindspeed Technologies
Datasheet

Specifications of CN8236EBGB

Package
388BGA
Traffic Class
ABR|CBR|GFR|UBR|VBR
Utopia Type
Level 1|Level 2
Host Interface
PCI
Maximum Data Rate
155 Mbps
Typical Operating Supply Voltage
3.3 V
Minimum Operating Supply Voltage
3 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CN8236EBGB
Manufacturer:
VIA
Quantity:
150
Part Number:
CN8236EBGB
Manufacturer:
CONEXANT
Quantity:
329
1.0 CN8236 Product Overview
1.1 Introduction
1-2
following mechanisms. First, each peer maintains separate control and status
queues. Then, each VCC in a peer group can be limited to a specific maximum
receive buffer utilization, further controlling congestion. EPD is supported for
VCCs that exceed their resource allotments. On transmit, peers are assigned fixed
or round-robin priority to ensure predictable servicing. The host can implement a
congestion notification algorithm for ABR with a simple one-word write to a
SAR control register. The SAR reduces the Explicit Rate (ER) field or sets the
Congestion Indication (CI) bit in Turnaround Resource Management (RM) cells,
based on user configuration.
This memory is controlled by the SAR through the local bus interface, which
arbitrates access to the bus between the various coprocessors. Although these
coprocessors run off the same system clock, they operate asynchronously from
each other. Communication between the coprocessors takes place through on-chip
FIFO buffers or through queues in SAR-shared memory (that is, memory local to
the SAR and accessible both to the SAR and the host).
performance PCI and UTOPIA ports for glueless interface to a variety of system
components with full line rate throughput and low bus occupancy.
illustrates these functional blocks.
The CN8236 host interface provides for control of host congestion through the
The CN8236 consists of five separate coprocessors:
• Incoming DMA,
• Outgoing DMA,
• Reassembly,
• Segmentation, and
• xBR Traffic Manager
Each coprocessor maintains state information in shared, off-chip memory.
The CN8236’s on-chip coprocessor blocks are surrounded by high
Mindspeed Technologies
ATM ServiceSAR Plus with xBR Traffic Management
28236-DSH-001-B
Figure 1-1
CN8236

Related parts for CN8236EBGB