ort8850 Lattice Semiconductor Corp., ort8850 Datasheet - Page 77

no-image

ort8850

Manufacturer Part Number
ort8850
Description
Field-programmable System Chip Fpsc Eight-channel X 850 Mbits/s Backplane Transceiver
Manufacturer
Lattice Semiconductor Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ORT8850
Manufacturer:
ROHM
Quantity:
71
Part Number:
ort8850H
Manufacturer:
ST
Quantity:
50
Part Number:
ort8850H-1BM680C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ort8850H-1BM680I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ort8850H-1BMN680C
Manufacturer:
LAT
Quantity:
150
Part Number:
ort8850H-2BM680C
Manufacturer:
LATTICE
Quantity:
34
Part Number:
ort8850H-2BM680C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ort8850L
Manufacturer:
LATTICE
Quantity:
57
Part Number:
ort8850L-1BM680C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ort8850L-1BM680C
Manufacturer:
LATTICE
Quantity:
20 000
Part Number:
ort8850L-1BM680I
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
ort8850L-1BMN680C
Manufacturer:
LATTICE
Quantity:
20 000
Table 32. FPGA Common-Function Pin Descriptions
Lattice Semiconductor
Pin Information
This section describes the pins and signals that perform FPGA-related functions. During configuration, the user-
programmable I/Os are 3-stated and pulled up with an internal resistor. If any FPGA function pin is not used (or not
bonded to package pin), it is also 3-stated and pulled up after configuration.
Dedicated Pins
V
V
V
V
PTEMP
RESET
CCLK
DONE
PRGM
RD_CFG
RD_DATA/TDO
CFG_IRQ/MPI_IRQ
1. The FPGA States of Operation section contains more information on how to control these signals during start-up. The timing of DONE
release is controlled by one set of bit stream options, and the timing of the simultaneous release of all other configuration pins (and the activa-
tion of all user I/Os) is controlled by a second set of options.
DD
DD
DD
SS
33
15
IO
Symbol
I/O
— 1.5 V positive power supply for internal logic.
— Positive power supply used by I/O banks.
— Ground.
O
O
O
O
I
I
I
I
I
I
3.3 V positive power supply. This power supply is used for 3.3 V configuration RAMs and internal
PLLs. When using PLLs, this power supply should be well isolated from all other power supplies on
the board for proper operation.
Temperature sensing diode pin. Dedicated input.
During configuration, RESET forces the restart of configuration and a pull-up is enabled. After con-
figuration, RESET can be used as a general FPGA input or as a direct input, which causes all PLC
latches/FFs to be asynchronously SET/RESET.
In the master and asynchronous peripheral modes, CCLK is an output which strobes configuration
data in.
D[7:0]. CCLK is an output for daisy-chain operation when the lead device is in master, peripheral, or
system bus modes.
As an input, a low level on DONE delays FPGA start-up after configuration.*
As an active-high, open-drain output, a high level on this signal indicates that configuration is com-
plete. DONE has an optional pull-up resistor.
PRGM is an active-low input that forces the restart of configuration and resets the boundary-scan
circuitry. This pin always has an active pull-up.
This pin must be held high during device initialization until the INIT pin goes high. This pin always
has an active pull-up.
During configuration, RD_CFG is an active-low input that activates the TS_ALL function and 3-
states all of the I/O.
After configuration, RD_CFG can be selected (via a bit stream option) to activate the TS_ALL func-
tion as described above, or, if readback is enabled via a bit stream option, a high-to-low transition on
RD_CFG will initiate readback of the configuration data, including PFU output states, starting with
frame address 0.
RD_DATA/TDO is a dual-function pin. If used for readback, RD_DATA provides configuration data
out. If used in boundary-scan, TDO is test data out.
During JTAG, slave, master, and asynchronous peripheral configuration assertion on this CFG_IRQ
(active-low) indicates an error or errors for block RAM or FPSC initialization.
rupt request output, when the MPI is used.
In the slave or readback after configuration, CCLK is input synchronous with the data on DIN or
77
Description
ORCA ORT8850 Data Sheet
MPI
active-low inter-

Related parts for ort8850