HD64F3664H Renesas Electronics America, HD64F3664H Datasheet - Page 274

IC H8 MCU FLASH 32K 64QFP

HD64F3664H

Manufacturer Part Number
HD64F3664H
Description
IC H8 MCU FLASH 32K 64QFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300H Tinyr
Datasheet

Specifications of HD64F3664H

Core Processor
H8/300H
Core Size
16-Bit
Speed
16MHz
Connectivity
I²C, SCI
Peripherals
PWM, WDT
Number Of I /o
29
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
External
Operating Temperature
-20°C ~ 75°C
Package / Case
64-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3664H
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64F3664H
Manufacturer:
HIT
Quantity:
1 000
Part Number:
HD64F3664H H8/3664
Manufacturer:
RENESAS
Quantity:
13
Part Number:
HD64F3664HJ
Manufacturer:
TI
Quantity:
171
Part Number:
HD64F3664HJ
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
HD64F3664HJ
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
HD64F3664HV
Manufacturer:
ALTERA
Quantity:
101
Part Number:
HD64F3664HV
Manufacturer:
RENESAS
Quantity:
630
Part Number:
HD64F3664HV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F3664HV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 15 I
Rev. 6.00 Mar. 24, 2006 Page 244 of 412
REJ09B0142-0600
Bit
1
Bit Name
IRIC
2
C Bus Interface (IIC)
Initial
Value
0
R/W
R/W
Description
I
Also see table 15.4.
[Setting conditions]
In master mode with I
I
Clocked synchronous serial format
[Clearing condition]
When 0 is written in IRIC after reading IRIC = 1
2
2
C Bus Interface Interrupt Request Flag
C bus format slave mode
When a start condition is detected in the bus line
state after a start condition is issued
When a wait is inserted between the data and
acknowledge bit when WAIT = 1
At the rising edge of the ninth transfer/receive clock,
and at the falling edge of the eighth transfer/receive
clock when a wait is inseted
When a slave address is received after bus
arbitration is lost (when the AL flag is set to1)
When 1 is received as the acknowledge bit when
the ACKE bit is 1 (when the ACKB bit is set to 1)
When the slave address (SVA, SVAX) matches
(when the AAS and AASX flags are set to 1) and at
the end of data transfer up to the subsequent
retransmission start condition or stop condition
detection (FS = 0 and when the TDRE or RDRF flag
is set to 1)
When the general call address is detected (when
the ADZ flag is set to 1) and at the end of data
transfer up to the subsequent retransmission start
condition or stop condition detection (when the
TDRE or RDRF flag is set to 1)
When 1 is received as the acknowledge bit when
the ACKE bit is 1 (when the ACKB bit is set to 1)
When a stop condition is detected (when the STOP
or ESTP flag is set to 1)
At the end of data transfer (when the TDRE or
RDRF flag is set to 1)
When a start condition is detected with serial format
selected
2
C bus format

Related parts for HD64F3664H