5M1270ZT144C4N Altera, 5M1270ZT144C4N Datasheet - Page 125

no-image

5M1270ZT144C4N

Manufacturer Part Number
5M1270ZT144C4N
Description
ALTERA
Manufacturer
Altera
Series
MAX® Vr
Datasheets

Specifications of 5M1270ZT144C4N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
6.2ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
1270
Number Of Macrocells
980
Number Of Gates
-
Number Of I /o
114
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Lead Free Status / Rohs Status
Vendor undefined / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
5M1270ZT144C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA
0
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 7: User Flash Memory in MAX V Devices
Software Support for UFM Block
January 2011 Altera Corporation
Serial Peripheral Interface
1
Instantiating the I
Megafunction
Figure 7–19
instantiation in the Quartus II software.
Figure 7–19. ALTUFM_I2C Megafunction Symbol for the I
II Software
ALTUFM_I2C megafunction is under the Memory Compiler folder on page 2a of the
MegaWizard Plug-In Manager. On page 3, you can choose whether to implement the
Read/Write or Read Only mode for the UFM. You also have an option to choose the
memory size for the ALTUFM_I2C megafunction as well as defining the four MSBs of
the slave address (default 1010).
You can select the optional write protection and erase operation methods on page 4 of
the ALTUFM MegaWizard Plug-In Manager.
The UFM block’s internal oscillator is always running when the ALTUFM_I2C
megafunction is instantiated for both read-only and read/write interfaces.
Serial peripheral interface (SPI) is a four-pin serial communication subsystem
included on the Motorola 6805 and 68HC11 series microcontrollers. It allows the
microcontroller unit to communicate with peripheral devices, and is also capable of
inter-processor communications in a multiple-master system.
The SPI bus consists of masters and slaves. The master device initiates and controls
the data transfers and provides the clock signal for synchronization. The slave device
responds to the data transfer request from the master device. The master device in an
SPI bus initiates a service request with the slave devices responding to the service
request.
With the ALTUFM megafunction, the UFM and MAX V logic can be configured as a
slave device for the SPI bus. The OSC_ENA is always asserted to enable the internal
oscillator when the SPI megafunction is instantiated for both read only and
read/write interfaces.
shows the ALTUFM_I2C megafunction symbol for a I
2
C Interface Using the Quartus II ALTUFM_I2C
2
C Interface Instantiation in the Quartus
2
C interface
MAX V Device Handbook
7–23

Related parts for 5M1270ZT144C4N