5M1270ZT144C4N Altera, 5M1270ZT144C4N Datasheet - Page 83

no-image

5M1270ZT144C4N

Manufacturer Part Number
5M1270ZT144C4N
Description
ALTERA
Manufacturer
Altera
Series
MAX® Vr
Datasheets

Specifications of 5M1270ZT144C4N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
6.2ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
1270
Number Of Macrocells
980
Number Of Gates
-
Number Of I /o
114
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
Lead Free Status / Rohs Status
Vendor undefined / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA
Quantity:
200
Part Number:
5M1270ZT144C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA
0
Part Number:
5M1270ZT144C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Chapter 4: Hot Socketing and Power-On Reset in MAX V Devices
Hot-Socketing Feature Implementation in MAX V Devices
Hot-Socketing Feature Implementation in MAX V Devices
Figure 4–1. Hot-Socketing Circuitry for MAX V Devices
December 2010 Altera Corporation
f
1
The hot-socketing feature tri-states the output buffer during the power-up event
(either the V
circuitry generates an internal HOTSCKT signal when either V
the threshold voltage during power up or power down. The HOTSCKT signal cuts off
the output buffer to ensure that no DC current leaks through the pin (except for weak
pull-up leaking). When V
relatively low even after the POR signal is released and device configuration is
complete.
Ensure that V
download has completed.
Figure 4–1
The POR circuit monitors the V
tri-stated until the device has completed its flash memory configuration of the SRAM
logic. The weak pull-up resistor (R) from the I/O pin to V
download to keep the I/O pins from floating. The 3.3-V tolerance control circuit
permits the I/O pins to be driven by 3.3 V before V
and it prevents the I/O pins from driving out when the device is not fully powered or
operational. The hot-socketing circuitry prevents the I/O pins from internally
powering V
powered.
For more information about the 5.0-V tolerance, refer to the
Multi-Voltage Systems
Resistor
Pull-Up
Weak
PAD
shows the circuitry for each I/O and clock pin.
CCIO
CCINT
CCINT
and V
or V
is within the recommended operating range even though SRAM
V
CCIO
chapter.
CCIO
CCINT
CC
power supplies) or power-down event. The hot-socketing
when driven by external signals before the device is
ramps up very slowly during power up, V
CCINT
Input Buffer
to Logic Array
Tolerance
Voltage
Control
and V
CCIO
Output Enable
voltage levels and keeps the I/O pins
CCIO
Hot Socket
Power On
and/or V
Monitor
Reset
CCIO
Using MAX V Devices in
CCINT
is enabled during
CCINT
or V
MAX V Device Handbook
CCIO
CC
are powered,
may still be
is below
4–3

Related parts for 5M1270ZT144C4N