LU82551QM Intel, LU82551QM Datasheet - Page 28

no-image

LU82551QM

Manufacturer Part Number
LU82551QM
Description
Manufacturer
Intel
Datasheet

Specifications of LU82551QM

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LU82551QM
Manufacturer:
HONGFA
Quantity:
12 000
Part Number:
LU82551QM
Manufacturer:
VICOR
Quantity:
4
82551QM — Networking Silicon
5.2.1.2
22
Figure 7. Memory Read Burst Cycle
Note: The 82551QM detects a system error for any parity error during an address phase, whether or not it
System Error: The 82551QM reports parity error during the address phase using the SERR# pin.
If the SERR# Enable bit in the PCI Configuration Command register or the Parity Error Response
bit is not set, the 82551QM only sets the Detected Parity Error bit (PCI Configuration Status
register, bit 15). If SERR# Enable and Parity Error Response bits are both set, the 82551QM sets
the Signaled System Error bit (PCI Configuration Status register, bit 14) as well as the Detected
Parity Error bit and asserts SERR# for one clock.
is involved in the current transaction.
Bus Master Operation
As a PCI Bus Master, the 82551QM initiates memory cycles to fetch data for transmission or
deposit received data and to access the memory resident control structures. The 82551QM
performs zero wait state burst read and write cycles to the host main memory.
8
and the host main memory (or the PCI host bridge, depending on the configuration of the system) is
the target.
depict memory read and write burst cycles. For bus master cycles, the 82551QM is the initiator
CLK
FRAME#
AD
C/BE#
IRDY#
TRDY#
DEVSEL#
1
MR
ADDR
2
3
DATA
BE#
4
DATA
5
DATA
6
DATA
BE#
7
DATA
8
Figure 7
9
10
Datasheet
and
Figure

Related parts for LU82551QM