LU82551QM Intel, LU82551QM Datasheet - Page 57

no-image

LU82551QM

Manufacturer Part Number
LU82551QM
Description
Manufacturer
Intel
Datasheet

Specifications of LU82551QM

Operating Supply Voltage (typ)
3.3V
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LU82551QM
Manufacturer:
HONGFA
Quantity:
12 000
Part Number:
LU82551QM
Manufacturer:
VICOR
Quantity:
4
9.1.3
Datasheet
Table 15. PCI Command Register Bits
Figure 17. PCI Status Register
Table 16. PCI Status Register Bits
Note: Bits 21, 22, 26, and 27 are set to 0b and bits 20, 23, and 25 are set to 1b. The PCI Status register bits
PCI Status Register
The 82551QM Status register is used to record status information for PCI bus related events. The
format of this register is shown in the figure below.
are described in the table below.
2
1
0
31
30
29
Bits
Bits
Detected Parity Error
Signaled System Error
Received Master Abort
Received Target Abort
Signaled Target Abort
Devsel Timing
Parity Error Detected
Fast Back To Back (target)
Capabilities List
Bus Master
Memory Space
I/O Space
Detected Parity Error
Signaled System Error
Received Master
Abort
Name
Name
31
30
This bit controls a device’s ability to act as a master on the PCI bus. A
value of 0b disables the device from generating PCI accesses. A value of
1b allows the device to behave as a bus master. In the 82551QM, this bit is
configurable and has a default value of 0b.
This bit controls a device’s response to the memory space accesses. A
value of 0b disables the device response. A value of 1b allows the device
to respond to memory space accesses. In the 82551QM, this bit is
configurable and has a default value of 0b.
This bit controls a device’s response to the I/O space accesses
0b disables the device response. A value of 1b allows the device to
respond to I/O space accesses. In the 82551QM, this bit is configurable
and has a default value of 0b.
This bit indicates whether a parity error is detected. This bit must be set by
the device when it detects a parity error, even if parity error handling is
disabled (as controlled by the Parity Error Response bit in the PCI
Command register, bit 6). In the 82551QM, the initial value of the Detected
Parity Error bit is 0b. This bit is set until cleared by writing a 1b.
This bit indicates when the device has asserted SERR#. In the 82551QM,
the initial value of the Signaled System Error bit is 0b. This bit is set until
cleared by writing a 1b.
This bit indicates whether or not a master abort has occurred. This bit must
be set by the master device when its transaction is terminated with a
master abort. In the 82551QM, the initial value of the Received Master
Abort bit is 0b. This bit is set until cleared by writing a 1b.
29
28
27
0 0
26
0
25
0
1
24
23
1
Description
Description
22
0
Networking Silicon — 82551QM
21
0
20
1
19
Reserved
16
.
A value of
51

Related parts for LU82551QM