ISP1362EE ST-Ericsson Inc, ISP1362EE Datasheet - Page 27

no-image

ISP1362EE

Manufacturer Part Number
ISP1362EE
Description
IC USB CTRL SNGL CHIP 64TFBGA
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1362EE

Controller Type
USB 2.0 Controller
Interface
Parallel/Serial
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1362EE
Manufacturer:
ON
Quantity:
7
Part Number:
ISP1362EE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE/01
Manufacturer:
KAWASAKI
Quantity:
1 200
Part Number:
ISP1362EE/01
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
ISP1362EEUM
Manufacturer:
IDT
Quantity:
300
Part Number:
ISP1362EEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1362_5
Product data sheet
8.6.2 Combining the two DMA channels
8.7.1 Interrupt in the Host Controller and the OTG Controller
8.7 Interrupts
Remark: Configure the HcDMAConfiguration register only after you have configured all
the other registers. The ISP1362 will assert DREQ1 once the DMA enable bit in this
register is set.
The ISP1362 allows systems with limited DMA channels to use a single DMA channel
(DMA1) for both the Host Controller and the Peripheral Controller. This option can be
enabled by writing logic 1 to the OneDMA bit of the HcHardwareConfiguration register. If
this option is enabled, the polarity of the Peripheral Controller DMA and the Host
Controller DMA must be set to DACK active LOW and DREQ active HIGH.
Various events in the Host Controller, the Peripheral Controller and the OTG Controller
can be programmed to generate a hardware interrupt. By default, the interrupt generated
by the Host Controller and the OTG Controller is routed out at the INT1 pin and the
interrupt generated by the Peripheral Controller is routed out at the INT2 pin.
There are two levels of interrupts represented by level 1 and level 2 (see
HcTransferCounter
– If DMACounterEnable of the HcDMAConfiguration register is set (that is, the DMA
HcDMAConfiguration
– Read or write DMA (bit 0)
– Targeted buffer: ISTL0, ISTL1, ATL and INTL (bits 1 to 3)
– DMA enable or disable (bit 4)
– Burst length (bits 5 to 6)
– DMA counter enable (bit 7)
counter is enabled), HcTransferCounter must be set to the number of bytes to be
transferred.
Rev. 05 — 8 May 2007
Single-chip USB OTG Controller
© NXP B.V. 2007. All rights reserved.
ISP1362
Figure
14).
26 of 152

Related parts for ISP1362EE