ISP1362EE ST-Ericsson Inc, ISP1362EE Datasheet - Page 76

no-image

ISP1362EE

Manufacturer Part Number
ISP1362EE
Description
IC USB CTRL SNGL CHIP 64TFBGA
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1362EE

Controller Type
USB 2.0 Controller
Interface
Parallel/Serial
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1362EE
Manufacturer:
ON
Quantity:
7
Part Number:
ISP1362EE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE/01
Manufacturer:
KAWASAKI
Quantity:
1 200
Part Number:
ISP1362EE/01
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
ISP1362EEUM
Manufacturer:
IDT
Quantity:
300
Part Number:
ISP1362EEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1362_5
Product data sheet
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
Bit
Symbol
Reset
Access
14.1.6 HcInterruptDisable register (R/W: 05h/85h)
reserved
23
15
7
-
-
-
-
-
-
Table 44.
Each disable bit in the HcInterruptDisable register corresponds to an associated interrupt
bit in the HcInterruptStatus register. The HcInterruptDisable register is coupled with the
HcInterruptEnable register. Therefore, writing logic 1 to a bit in this register clears the
corresponding bit in the HcInterruptEnable register, whereas writing logic 0 to a bit in this
register leaves the corresponding bit in the HcInterruptEnable register unchanged. On a
read, the current value of the HcInterruptEnable register is returned.
bit allocation of the HcInterruptDisable register.
Code (Hex): 05 — read
Code (Hex): 85 — write
Bit
31
30 to 7
6
5
4
3
2
1
0
RHSC
R/W
22
14
6
0
-
-
-
-
HcInterruptEnable register: bit description
Symbol
MIE
-
RHSC
FNO
UE
RD
SF
-
SO
FNO
R/W
21
13
5
0
-
-
-
-
Rev. 05 — 8 May 2007
Description
MasterInterruptEnable by the HCD: Logic 0 is ignored by the Host
Controller. Logic 1 enables interrupt generation by events specified in
other bits of this register.
reserved
0 — ignore
1 — enable interrupt generation because of root hub status change
0 — ignore
1 — enable interrupt generation because of frame number overflow
0 — ignore
1 — enable interrupt generation because of unrecoverable error
0 — ignore
1 — enable interrupt generation because of resume detect
0 — ignore
1 — enable interrupt generation because of start-of-frame
reserved
0 — ignore
1 — enable interrupt generation because of scheduling overrun
R/W
UE
20
12
4
0
-
-
-
-
reserved
reserved
R/W
RD
19
11
3
0
-
-
-
-
Single-chip USB OTG Controller
R/W
SF
18
10
2
0
-
-
-
-
reserved
Table 45
17
9
1
-
-
-
-
-
-
© NXP B.V. 2007. All rights reserved.
ISP1362
provides the
R/W
SO
75 of 152
16
8
0
0
-
-
-
-

Related parts for ISP1362EE