ISP1362EE ST-Ericsson Inc, ISP1362EE Datasheet - Page 65

no-image

ISP1362EE

Manufacturer Part Number
ISP1362EE
Description
IC USB CTRL SNGL CHIP 64TFBGA
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1362EE

Controller Type
USB 2.0 Controller
Interface
Parallel/Serial
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1362EE
Manufacturer:
ON
Quantity:
7
Part Number:
ISP1362EE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE-S
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1362EE/01
Manufacturer:
KAWASAKI
Quantity:
1 200
Part Number:
ISP1362EE/01
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
ISP1362EEUM
Manufacturer:
IDT
Quantity:
300
Part Number:
ISP1362EEUM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
ISP1362_5
Product data sheet
Table 27.
Bit
15 to 11
10
9
8
7
6
5
4
3
OtgInterrupt register: bit description
Symbol
-
OTG_TMR_
TIMEOUT
B_SE0_SRP This bit is set whenever the device detects more than 2 ms of SE0.
A_SRP_DET This bit is used to detect the Session Request Event (SRP) from the
OTG_
RESUME
OTG_
SUSPND
RMT_
CONN_C
B_SESS_
VLD_C
A_SESS_
VLD_C
Rev. 05 — 8 May 2007
Description
reserved
This bit is set whenever the OTG timer attains time-out. Writing logic 1
clears this bit. Writing logic 0 has no effect.
0 — no event
1 — OTG timer time-out
Writing logic 1 clears this bit. Writing logic 0 has no effect.
0 — no event
1 — bus has been in SE0 for more than 2 ms
remote device. The SRP event can be either V
pulsing. Bit 9 (A_SEL_SRP) of the OtgControl register determines
which SRP is selected. Writing logic 1 clears this bit. Writing logic 0
has no effect.
0 — no event
1 — SRP is detected
This bit is used to detect a J to K state change when the device is in
the ‘suspend’ state. Writing logic 1 clears this bit. Writing logic 0 has
no effect.
0 — no event
1 — a resume signal (J
‘suspend’ state
This bit is set whenever the OTG port goes into the suspend state (bus
idle for > 3 ms). Write logic 1 to clear this bit. Writing logic 0 has no
effect.
0 — no event
1 — suspend (bus idle for > 3 ms)
This bit is set whenever the RMT_CONN bit of the OtgStatus register
changes. Write logic 1 to clear this bit. Writing logic 0 has no effect.
0 — no event
1 — RMT_CONN bit has changed
This bit is set whenever the B_SESS_VLD bit of the OtgStatus register
changes. Write logic 1 to clear this bit. Writing logic 0 has no effect.
0 — no event
1 — bit B_SESS_VLD has changed
This bit is set whenever the A_SESS_VLD bit of the OtgStatus register
changes. Write logic 1 to clear this bit. Writing logic 0 has no effect.
0 — no event
1 — bit A_SESS_VLD has changed
K) is detected when the bus is in the
Single-chip USB OTG Controller
BUS
© NXP B.V. 2007. All rights reserved.
pulsing or data line
ISP1362
64 of 152

Related parts for ISP1362EE