mc9s12c32mpb16 Freescale Semiconductor, Inc, mc9s12c32mpb16 Datasheet - Page 107

no-image

mc9s12c32mpb16

Manufacturer Part Number
mc9s12c32mpb16
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
A valid edge on input is detected if 4 consecutive samples of a passive level are followed by 4 consecutive
samples of an active level directly or indirectly.
The filters are continuously clocked by the bus clock in RUN and WAIT mode. In STOP mode the clock
is generated by a single RC oscillator in the Port Integration Module. To maximize current saving the RC
oscillator runs only if the following condition is true on any pin:
Sample count <= 4 and port interrupt enabled (PIE=1) and port interrupt flag not set (PIF=0).
2.4.2.6
In all modes, port J pins PJ[7:6] can be used for general purpose I/O or interrupt driven general purpose
I/O’s. During reset, port J pins are configured as inputs.
Port J offers 2 I/O ports with the same interrupt features as on port P.
2.4.3
All port and pin logic is located in the core module. Please refer to S12_mebi Block User Guide for details.
2.4.4
All ports start up as general purpose inputs on reset.
2.4.5
2.4.5.1
No low power options exist for this module in run mode.
2.4.5.2
No low power options exist for this module in wait mode.
2.4.5.3
All clocks are stopped. There are asynchronous paths to generate interrupts from STOP on port P and J.
2.5
The reset values of all registers are given in
2.5.1
All registers including the data registers get set/reset asynchronously.
properties after reset initialization.
Freescale Semiconductor
Initialization Information
Port A, B, E and BKGD Pin
External Pin Descriptions
Low Power Options
Reset Initialization
Port J
Run Mode
Wait Mode
Stop Mode
MC9S12C-Family / MC9S12GC-Family
Section 2.3.2, “Register
Rev 01.23
Chapter 2 Port Integration Module (PIM9C32) Block Description
Descriptions”.
Table 2-39
summarizes the port
107

Related parts for mc9s12c32mpb16