mc9s12c32mpb16 Freescale Semiconductor, Inc, mc9s12c32mpb16 Datasheet - Page 204

no-image

mc9s12c32mpb16

Manufacturer Part Number
mc9s12c32mpb16
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 7 Debug Module (DBGV1) Block Description
7.3.2.6
204
Module Base + 0x0026
Starting address location affected by INITRG register setting.
Module Base + 0x0027
Starting address location affected by INITRG register setting.
PORTK/XAB
PPAGE
Reset
Reset
7
SEE NOTE 1
PAGSEL
W
W
R
R
NOTES:
1. In BKP and DBG mode, PAGSEL selects the type of paging as shown in
2. Current HCS12 implementations are limited to six PPAGE bits, PIX[5:0]. Therefore, EXTCMP[5:4] = 00.
Bit 15
Bit 7
6
Debug Comparator C Register (DBGCC)
15
0
0
7
Figure 7-10. Comparator C Extended Comparison in BKP/DBG Mode
XAB21
PIX7
= Unimplemented or Reserved
= Unimplemented or Reserved
SEE NOTE 2
0
5
Figure 7-11. Debug Comparator C Register High (DBGCCH)
Figure 7-12. Debug Comparator C Register Low (DBGCCL)
Bit 14
Bit 6
14
0
0
6
XAB20
PIX6
0
4
XAB19
PIX5
Bit 13
MC9S12C-Family / MC9S12GC-Family
Bit 5
3
13
0
0
5
DBGCXX
EXTCMP
XAB18
PIX4
2
Rev 01.23
Bit 12
Bit 4
12
0
0
4
XAB17
PIX3
1
XAB16
BIT 0
PIX2
Bit 11
Bit 3
11
0
0
3
Table
XAB15
BIT 15
PIX1
7-11.
Bit 10
Bit 2
10
0
0
2
XAB14
BIT 14
PIX0
DBGCXH[15:12]
BIT 13
Freescale Semiconductor
Bit 9
Bit 1
0
0
9
1
BIT 12
Bit 8
Bit 0
0
0
8
0

Related parts for mc9s12c32mpb16