mc9s12c32mpb16 Freescale Semiconductor, Inc, mc9s12c32mpb16 Datasheet - Page 262

no-image

mc9s12c32mpb16

Manufacturer Part Number
mc9s12c32mpb16
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
Chapter 9 Clocks and Reset Generator (CRGV4) Block Description
9.3.2.8
This register selects the timeout period for the real-time interrupt.
Read: anytime
Write: anytime
262
Module Base + 0x0007
Reset
SCME
AUTO
Field
ACQ
PRE
PCE
5
4
2
1
0
W
R
Automatic Bandwidth Control Bit — AUTO selects either the high bandwidth (acquisition) mode or the low
bandwidth (tracking) mode depending on how close to the desired frequency the VCO is running. Write anytime
except when PLLWAI=1, because PLLWAI sets the AUTO bit to 1.
0 Automatic mode control is disabled and the PLL is under software control, using ACQ bit.
1 Automatic mode control is enabled and ACQ bit has no effect.
Acquisition Bit — Write anytime. If AUTO=1 this bit has no effect.
0 Low bandwidth filter is selected.
1 High bandwidth filter is selected.
RTI Enable during Pseudo-Stop Bit — PRE enables the RTI during pseudo-stop mode. Write anytime.
0 RTI stops running during pseudo-stop mode.
1 RTI continues running during pseudo-stop mode.
Note: If the PRE bit is cleared the RTI dividers will go static while pseudo-stop mode is active. The RTI dividers
COP Enable during Pseudo-Stop Bit — PCE enables the COP during pseudo-stop mode. Write anytime.
0 COP stops running during pseudo-stop mode
1 COP continues running during pseudo-stop mode
Note: If the PCE bit is cleared the COP dividers will go static while pseudo-stop mode is active. The COP dividers
Self-Clock Mode Enable Bit — Normal modes: Write once —Special modes: Write anytime — SCME can not
be cleared while operating in self-clock mode (SCM=1).
0 Detection of crystal clock failure causes clock monitor reset (see
1 Detection of crystal clock failure forces the MCU in self-clock mode (see
CRG RTI Control Register (RTICTL)
0
0
7
A write to this register initializes the RTI counter.
will not initialize like in wait mode with RTIWAI bit set.
will not initialize like in wait mode with COPWAI bit set.
= Unimplemented or Reserved
RTR6
0
6
Table 9-5. PLLCTL Field Descriptions (continued)
Figure 9-11. CRG RTI Control Register (RTICTL)
RTR5
MC9S12C-Family / MC9S12GC-Family
0
5
Rev 01.23
RTR4
NOTE
0
4
Description
RTR3
0
3
Section 9.5.1, “Clock Monitor
RTR2
0
2
Section 9.4.7.2, “Self-Clock
Freescale Semiconductor
RTR1
0
1
Reset”).
RTR0
Mode”).
0
0

Related parts for mc9s12c32mpb16