mc9s12c32mpb16 Freescale Semiconductor, Inc, mc9s12c32mpb16 Datasheet - Page 575

no-image

mc9s12c32mpb16

Manufacturer Part Number
mc9s12c32mpb16
Description
Hcs12 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet
20.3.2.1
The FCLKDIV register is used to control timed events in program and erase algorithms.
All bits in the FCLKDIV register are readable, bits 6–0 are write once and bit 7 is not writable.
20.3.2.2
The FSEC register holds all bits associated with the security of the MCU and Flash module.
All bits in the FSEC register are readable but not writable.
The FSEC register is loaded from the Flash configuration field at 0xFF0F during the reset sequence,
indicated by F in
Freescale Semiconductor
Module Base + 0x0000
Module Base + 0x0001
FDIV[5:0]
FDIVLD
PRDIV8
Reset
Reset
Field
5–0
7
6
W
W
R
R
KEYEN1
FDIVLD
Clock Divider Loaded
0 FCLKDIV register has not been written
1 FCLKDIV register has been written to since the last reset
Enable Prescalar by 8
0 The oscillator clock is directly fed into the Flash clock divider
1 The oscillator clock is divided by 8 before feeding into the Flash clock divider
Clock Divider Bits — The combination of PRDIV8 and FDIV[5:0] must divide the oscillator clock down to a
frequency of 150 kHz – 200 kHz. The maximum divide ratio is 512. Refer to
FCLKDIV Register”
Flash Clock Divider Register (FCLKDIV)
Flash Security Register (FSEC)
F
0
7
7
Figure
= Unimplemented or Reserved
= Unimplemented or Reserved
KEYEN0
PRDIV8
20-5.
0
F
6
6
Figure 20-4. Flash Clock Divider Register (FCLKDIV)
for more information.
Figure 20-5. Flash Security Register (FSEC)
Table 20-3. FCLKDIV Field Descriptions
FDIV5
MC9S12C-Family / MC9S12GC-Family
NV5
0
F
5
5
FDIV4
Rev 01.23
NV4
0
F
4
4
Description
FDIV3
NV3
F
0
3
3
Chapter 20 96 Kbyte Flash Module (S12FTS96KV1)
FDIV2
NV2
0
F
2
2
Section 20.4.1.1, “Writing the
FDIV1
SEC1
0
F
1
1
FDIV0
SEC0
F
0
0
0
575

Related parts for mc9s12c32mpb16