mt9074ap1 Zarlink Semiconductor, mt9074ap1 Datasheet - Page 13

no-image

mt9074ap1

Manufacturer Part Number
mt9074ap1
Description
T1/e1/j1 Single Chip Transceiver With Wide Dynamic Range Liu
Manufacturer
Zarlink Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9074AP1
Manufacturer:
ZARLINK
Quantity:
227
Pin Description
68 Pin
PLCC
13 -
21 -
26 -
16
17
18
19
20
24
25
30
31
32
33
34
35
36
37
38
39
Pin #
100 Pin
99, 8-11 AC0 - AC4 Address/Control 0 to 4 (Inputs). Address and control inputs for the
MQFP
86-89
94-97
90
91
92
93
98
12
13
14
15
16
17
18
19
20
RxDLCLK Data Link Clock (Output). A gapped clock signal derived from the extracted clock
INT/MOT
R/W/WR
GND
VDD
D0 - D3
D4 - D7
RRING
Name
RTIP
VDD
VDD
VSS
TxA
TxB
Vss
IC
ARx
ARx
Data 0 to Data 3 (Three-state I/O). These signals combined with D4-D7 form the
bidirectional data bus of the microprocessor interface (D0 is the least significant
bit).
Negative Power Supply (Input). Digital ground.
Internal Connection. Tie to Vss (ground) for normal operation.
Intel/Motorola Mode Selection (Input).A high on this pin configures the
processor interface for the Intel parallel non-multiplexed bus type. A low configures
the processor interface for the Motorola parallel non-multiplexed type.
Positive Power Supply (Input). Digital supply (+5 V± 5%).
Data 4 to Data 7 (Three-state I/O). These signals combined with D0-D3 form the
bidirectional data bus of the parallel processor interface (D7 is the most significant
bit).
Read/Write/Write Strobe (Input). In Motorola mode (R/W), this input controls the
direction of the data bus D[0:7] during a microprocessor access. When R/W is
high, the parallel processor is reading data from the MT9074. When low, the
parallel processor is writing data to the MT9074. For Intel mode (WR), this active
low write strobe configures the data bus lines as input.
non-multiplexed parallel processor interface. AC0 is the least significant input.
Receive Analog Ground (Input). Analog ground for the LIU receiver.
Receive TIP and RING (Input). Differential inputs for the receive line signal - must
be transformer coupled (See Figure 5). In digital framer mode these are TTL level
inputs that connect to the digital outputs of a receiver. If the receiver serial data
output is NRZ connect that output to RTIP. If the receiver data output is split phase
unipolar signal connect one signal to RTIP and the complementary signal to
RRING.
Receive Analog Power Supply (Input). Analog supply for the LIU receiver (+5 V
± 5%).
Positive Power Supply (Input). Digital supply (+5 V ± 5%).
Negative Power Supply (Input). Digital ground.
Transmit A (Output). When the internal LIU is disabled (digital framer only
mode), if control bit NRZ=1, and NRZ output data is clocked out on pin TxA with
the rising edge of C1.50 (TxB has no function when NRZ format is selected). If
NRZ=0, pins TxA and TxB are a complementary pair of signals that output digital
dual-rail clocked out with the rising edge of C1.50.
Transmit B (Output). When the internal LIU is disabled and control bit NRZ=0,
pins TxA and TxB are a complementary pair of signals that output digital dual-rail
data clocked out with the rising edge of C1.50.
from the line clock, available for an external device to clock in RxDL data (at 4, 8,
12, 16 or 20 kHz) on the rising edge.
Zarlink Semiconductor Inc.
MT9074
13
Description
Data Sheet

Related parts for mt9074ap1