HD6412373R RENESAS [Renesas Technology Corp], HD6412373R Datasheet - Page 364

no-image

HD6412373R

Manufacturer Part Number
HD6412373R
Description
Renesas 16-Bit Single-Chip Microcomputer H8S Family/H8S/2300 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet
Section 7 DMA Controller (DMAC)
Bit
3
2
1
0
Full Address Mode:
• DMABCRH
Bit
15
14
Rev.7.00 Mar. 18, 2009 page 296 of 1136
REJ09B0109-0700
Bit Name
DTIE1B
DTIE1A
DTIE0B
DTIE0A
Bit Name
FAE1
FAE0
Initial Value
0
0
0
0
Initial Value
0
0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Description
Data Transfer End Interrupt Enable 1B
Data Transfer End Interrupt Enable 1A
Data Transfer End Interrupt Enable 0B
Data Transfer End Interrupt Enable 0A
These bits enable or disable an interrupt to the
CPU or DTC when transfer ends. If the DTIE bit is
set to 1 when DTE = 0, the DMAC regards this as
indicating the end of a transfer, and issues a
transfer end interrupt request to the CPU or DTC.
A transfer end interrupt can be canceled either by
clearing the DTIE bit to 0 in the interrupt handling
routine, or by performing processing to continue
transfer by setting the transfer counter and address
register again, and then setting the DTE bit to 1.
Description
Full Address Enable 1
Specifies whether channel 1 is to be used in short
address mode or full address mode.
In full address mode, channels 1A and 1B are used
together as channel 1.
0: Short address mode
1: Full address mode
Full Address Enable 0
Specifies whether channel 0 is to be used in short
address mode or full address mode.
In full address mode, channels 0A and 0B are used
together as channel 0.
0: Short address mode
1: Full address mode

Related parts for HD6412373R