MC908LJ12CFUE Freescale Semiconductor, MC908LJ12CFUE Datasheet - Page 378

IC MCU 12K FLASH 4/8MHZ 64-QFP

MC908LJ12CFUE

Manufacturer Part Number
MC908LJ12CFUE
Description
IC MCU 12K FLASH 4/8MHZ 64-QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC908LJ12CFUE

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
IRSCI, SPI
Peripherals
LCD, LVD, POR, PWM
Number Of I /o
32
Program Memory Size
12KB (12K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 6x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-QFP
Processor Series
HC08LJ
Core
HC08
Data Bus Width
8 bit
Data Ram Size
512 B
Interface Type
SCI, SPI
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
32
Number Of Timers
4
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Development Tools By Supplier
FSICEBASE, M68EML08LJLKE, ZK-HC08LX-A, M68CBL05CE
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit, 6 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC908LJ12CFUE
Manufacturer:
FREESCALE
Quantity:
4 330
Part Number:
MC908LJ12CFUE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC908LJ12CFUE
Manufacturer:
FREESCALE
Quantity:
4 330
Part Number:
MC908LJ12CFUER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Low-Voltage Inhibit (LVI)
21.4 Functional Description
Technical Data
378
$FE0F
Addr.
Low-Voltage Inhibit Status
Register Name
Register
(LVISR)
Figure 21-2
The LVI is disabled out of reset. The LVI module contains a bandgap
reference circuit and comparator. Clearing the LVI power disable bit,
LVIPWRD, enables the LVI to monitor V
reset disable bit, LVIRSTD, enables the LVI module to generate a reset
when V
mode bit, LVISTOP, enables the LVI to operate in stop mode.
Reset:
Read: LVIOUT
Write:
Figure 21-1. LVI I/O Register Summary
FROM CONFIG2
DETECTOR
LVISEL[1:0]
LOW V
DD
Bit 7
V
DD
0
falls below a voltage, V
DD
shows the structure of the LVI module.
DEFAULT
DISABLED
Low-Voltage Inhibit (LVI)
Figure 21-2. LVI Module Block Diagram
= Unimplemented
LVIIE
TO LVISR
LVIOUT
6
0
FROM CONFIG1
LVIPWRD
V
V
DD
DD
LVIIF
> V
≤ V
5
0
TRIPR
TRIPF
DETECT
LATCH
EDGE
= 1
= 0
FROM LVISR
LVIIAK
LVIIACK
TRIPF
4
0
0
CLR
STOP INSTRUCTION
FROM CONFIG1
. Setting the LVI enable in stop
FROM LVISR
DD
LVIRSTD
TO LVISR
LVIIE
3
0
0
LVIIF
voltage. Clearing the LVI
MC68HC908LJ12
Freescale Semiconductor
0
0
2
FROM CONFIG1
LVISTOP
LVI RESET
LVI
INTERRUPT
REQUEST
1
0
0
Rev. 2.1
Bit 0
0
0

Related parts for MC908LJ12CFUE