s908gz60cfa Freescale Semiconductor, Inc, s908gz60cfa Datasheet - Page 218

no-image

s908gz60cfa

Manufacturer Part Number
s908gz60cfa
Description
M68hc08 Microcontrollers
Manufacturer
Freescale Semiconductor, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s908gz60cfaE
Manufacturer:
FREESCALE
Quantity:
1 780
Part Number:
s908gz60cfaE
Manufacturer:
FREESCALE
Quantity:
1 780
Part Number:
s908gz60cfaE
Manufacturer:
FREESCALE
Quantity:
8 000
Part Number:
s908gz60cfaE
Manufacturer:
FREESCALE
Quantity:
20 000
Enhanced Serial Communications Interface (ESCI) Module
ARUN— Arbiter Counter Running Flag
AROVFL— Arbiter Counter Overflow Bit
ARD8— Arbiter Counter MSB
14.9.2 ESCI Arbiter Data Register
ARD7–ARD0 — Arbiter Least Significant Counter Bits
14.9.3 Bit Time Measurement
Two bit time measurement modes, described here, are available according to the state of ACLK.
14.9.4 Arbitration Mode
If AM[1:0] is set to 10, the arbiter module operates in arbitration mode. On every rising edge of SCI_TxD
(output of the ESCI module, internal chip signal), the counter is started. When the counter reaches $38
(ACLK = 0) or $08 (ACLK = 1), RxD is statically sensed. If in this case, RxD is sensed low (for example,
218
1. ACLK = 0 — The counter is clocked with the bus clock divided by four. The counter is started when
2. ACLK = 1 — The counter is clocked with one half of the ESCI input clock generated by the ESCI
This read-only bit indicates the arbiter counter is running. Reset clears ARUN.
This read-only bit indicates an arbiter counter overflow. Clear AROVFL by writing any value to
SCIACTL. Writing 0s to AM1 and AM0 resets the counter keeps it in this idle state. Reset clears
AROVFL.
This read-only bit is the MSB of the 9-bit arbiter counter. Clear ARD8 by writing any value to SCIACTL.
Reset clears ARD8.
These read-only bits are the eight LSBs of the 9-bit arbiter counter. Clear ARD7–ARD0 by writing any
value to SCIACTL. Writing 0s to AM1 and AM0 permanently resets the counter and keeps it in this idle
state. Reset clears ARD7–ARD0.
1 = Arbiter counter running
0 = Arbiter counter stopped
1 = Arbiter counter overflow has occurred
0 = No arbiter counter overflow has occurred
a falling edge on the RxD pin is detected. The counter will be stopped on the next falling edge.
ARUN is set while the counter is running, AFIN is set on the second falling edge on RxD (for
instance, the counter is stopped). This mode is used to recover the received baud rate. See
Figure
prescaler. The counter is started when a 0 is detected on RxD (see
enabling the bit time measurement with ACLK = 1 leads to immediate start of the counter (see
Figure
measure the length of a received break.
14-21.
14-23). The counter will be stopped on the next rising edge of RxD. This mode is used to
Address: $000B
Reset:
Read:
Write:
MC68HC908GZ60 • MC68HC908GZ48 • MC68HC908GZ32 Data Sheet, Rev. 6
ARD7
Bit 7
Figure 14-20. ESCI Arbiter Data Register (SCIADAT)
0
= Unimplemented
ARD6
6
0
ARD5
5
0
ARD4
4
0
ARD3
3
0
ARD2
2
0
Figure
ARD1
1
0
14-22). A 0 on RxD on
Freescale Semiconductor
ARD0
Bit 0
0

Related parts for s908gz60cfa