C8051F060_07 SILABS [Silicon Laboratories], C8051F060_07 Datasheet - Page 327

no-image

C8051F060_07

Manufacturer Part Number
C8051F060_07
Description
Mixed Signal ISP Flash MCU Family
Manufacturer
SILABS [Silicon Laboratories]
Datasheet
Document Change List
Revision 1.1 to Revision 1.2
Added four part numbers: C8051F064, C8051F065, C8051F066, and C8051F067.
Modified all sections to describe functionality of the four new parts.
Revised and expanded Flash Chapter with clearer descriptions of Flash security features.
UART0 Chapter, Section 22.3: “FE0 in register SCON0” changed to “FE0 in register SSTA0”.
UART0 Chapter: Updated and clarified baud rate equations.
Port I/O Chapter, Section 18.2: Added a note in text body that Port 4-7 registers are all on SFR Page F.
Comparators Chapter: Updated Table 12.1 “Comparator Electrical Characteristics”.
CIP51 Chapter: Section 13.4.1: Added note regarding IDLE mode operation.
ADC2 Chapter: AD2LJST bit removed from ADC2CF register description (AD2LJST is in the ADC2CN
register).
ADC2 Chapter: Updated Table 7.1 “ADC2 Electrical Characteristics” and Figure 7.2 “Temperature Sen-
sor Transfer Function” with temperature sensor information.
ADC0/ADC1 Chapter: Tracking/Conversion timing when ADnTM = 1 is shown in Figure 5.4 and Table
5.1. References to “18” or “16” SAR clocks of tracking were removed.
DACs Chapter, Table 8.1 “DAC Electrical Characteristics”: Changed “Gain Error” to “Full-Scale Error”.
SMBus Chapter, Figure 20.9 SMB0CR: Changed “1.125” to “1.125 * 10^6”.
PCA Chapter, Figure 25.12 PCA0CPMn: Bit 0 name changed to “ECCFn” (from incorrect “EECFn”).
JTAG Chapter, Figure 26.3 FLASHCON: Bit 7 description corrected. Bit 7 is SFLE, allowing access to
the Scratchpad memory area.
CAN Chapter: Added text “The CAN controller’s clock (f
is equal to the CIP-51 MCU’s clock (SYSCLK).”
Table 4.1 “Pin Descriptions”, MONEN: Added text “Recommended configuration is to connect directly
to VDD.”
Timers Chapter: All references to “DCEN” and “DECEN” corrected to “DCENn”.
Timers Chapter, Equation 24.1: Equation was corrected to “Fsq = Ftclk / (2*(65536-RCAPn))”. This
equation is valid for a timer counting up or down.
Timers Chapter, Figure 24.14 TMRnCF: Corrected Bit 1 description. For square-wave output, CP/RLn
= 0, C/Tn = 0, TnOE = 1.
VREF Chapters: Added VREF Power Supply Current to VREF Electrical Characteristics Tables.
PCA Chapter: Added Note about writing PCA0CPLn and PCA0CPHn to sections for SW Timer Mode,
High-Speed Output Mode, Frequency Output Mode, 8-bit PWM Mode, and 16-bit PWM Mode.
Oscillators Chapter, Table 15.1 “Internal Oscillator Electrical Characteristics”: Updated typical supply
current.
Table 3.1 “Global DC Electrical Characteristics”, Updated supply current numbers with additional char-
acterization data.
ADC0/ADC1 Chapter: Table 5.2 “ADC0 and ADC1 Electrical Characteristics”, Updated supply current
numbers with additional characterization data.
ADC0/ADC1 Chapter: Table 5.3 “Voltage Reference 0 and 1 Electrical Characteristics”, Updated Out-
put Voltage numbers with characterization data.
Figure 4.3 “TQFP-100 Package Drawing”, Added “L” Dimension.
Figure 4.6 “TQFP-64 Package Drawing”, Added “L” Dimension.
Rev. 1.2
C8051F060/1/2/3/4/5/6/7
sys
, or CAN_CLK in the C_CAN User’s Guide)
327

Related parts for C8051F060_07