PEF 22508 E V1.1-G Infineon Technologies, PEF 22508 E V1.1-G Datasheet - Page 142

no-image

PEF 22508 E V1.1-G

Manufacturer Part Number
PEF 22508 E V1.1-G
Description
IC INTERFACE E1/T1/J1 LBGA-256
Manufacturer
Infineon Technologies
Series
OctalLIU™r
Datasheet

Specifications of PEF 22508 E V1.1-G

Function
Line Interface Unit (LIU)
Interface
E1, J1, T1
Number Of Circuits
8
Voltage - Supply
1.8V, 3.3V
Current - Supply
370mA
Power (watts)
140mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-LSBGA
Includes
Automatic Protection Switching, Clock Generation, Power-Down, Transmit Line Monitor, Tristate Function
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
PEF22508EV1.1T
PEF22508EV11GXP
SP000029953
Line Status Register 0
LSR0
Line Status Register 0
Field
LOS
AIS
Data Sheet
Bits
7
6
Type
r
r
Description
Loss-of-Signal
Alarm Indication Signal
The function of this bit is determined by MR0.ALM.
The bit is also set during alarm simulation and reset if MR0.SIM is cleared
and no alarm condition exists.With the rising edge of this bit an interrupt
status bit (ISR2.AIS) is set.
Detection: This bit is set when the incoming signal has “no transitions”
(analog interface) or logical zeros (digital interface) in a time interval
of T consecutive pulses, where T is programmable by register PCD.
Total account of consecutive pulses: 16 T 4096. Analog interface:
The receive signal level where “no transition” is declared is defined by
the programmed value of LIM1.RIL(2:0).
Recovery: Analog interface: The bit is reset in short-haul mode when
the incoming signal has transitions with signal levels greater than the
programmed receive input level (LIM1.RIL(2:0)) for at least M pulse
periods defined by register PCR in the PCD time interval. In long-haul
mode additionally bit RES.6 must be set for at least 250 s. Digital
interface: The bit is reset when the incoming data stream contains at
least M ones defined by register PCR in the PCD time interval. With
the rising edge of this bit an interrupt status bit (ISR2.LOS) is set. The
bit is also set during alarm simulation and reset, if MR0.SIM is cleared
and no alarm condition exists.
MR0.ALM = ´0´: This bit is set when two or less zeros in the received
bit stream are detected in a time interval of 250 ms and the OctalLIU
is in asynchronous state (LSR0.LFA = ´1´). The bit is reset when no
alarm condition is detected (according to ETSI standard).
MR0.ALM = ´1´: This bit is set when the incoming signal has two or
less Zeros in each of two consecutive double frame period (512 bits).
This bit is cleared when each of two consecutive doubleframe periods
contain three or more zeros or when the frame alignment signal FAS
has been found. (ITU-T G.775)
Offset
xx4C
142
H
Register DescriptionLine Status Register 0
Rev. 1.0, 2005-06-02
PEF 22508 E
OctalLIU
Reset Value
00
TM
TM
H

Related parts for PEF 22508 E V1.1-G