PEF 22508 E V1.1-G Infineon Technologies, PEF 22508 E V1.1-G Datasheet - Page 50

no-image

PEF 22508 E V1.1-G

Manufacturer Part Number
PEF 22508 E V1.1-G
Description
IC INTERFACE E1/T1/J1 LBGA-256
Manufacturer
Infineon Technologies
Series
OctalLIU™r
Datasheet

Specifications of PEF 22508 E V1.1-G

Function
Line Interface Unit (LIU)
Interface
E1, J1, T1
Number Of Circuits
8
Voltage - Supply
1.8V, 3.3V
Current - Supply
370mA
Power (watts)
140mW
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-LSBGA
Includes
Automatic Protection Switching, Clock Generation, Power-Down, Transmit Line Monitor, Tristate Function
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
PEF22508EV1.1T
PEF22508EV11GXP
SP000029953
Figure 14
Each interrupt indication bit of the registers ISR can be selectively masked by setting the corresponding bit in the
corresponding mask registers IMR. If the interrupt status bits are masked they neither generate an interrupt at INT
nor are they visible in ISR. All reserved bits in the mask registers IMR must not be written with the value ´0´.
GIS, the non-maskable “Global” Interrupt Status Register per channel, serves as pointer to pending interrupts
sourced by registers ISR(1:4), ISR6 and ISR7.
The non-maskable Channel Interrupt Status Register CIS serves as channel pointer to pending interrupts sourced
by registers GIS.
After the OctalLIU
read the register CIS to identify the requesting interrupt source channel. Then it should read the Global Interrupt
Status register GIS to identify the requesting interrupt source register ISR of that channel.
After reading the assigned interrupt status registers ISR(1:4), ISR6 and ISR7, the pointer bit in register GIS is
cleared or updated if another interrupt requires service. After all bits ISR(7:0) of a register GIS are cleared, the
assigned bit in register CIS is cleared. After all bits in register CIS are cleared the INT pin will be deactivated.
If all pending interrupts are acknowledged by reading (GIS is reset), pin INT goes inactive.
Updating of interrupt status registers ISR(1:4), ISR6 and ISR7 and GIS is only prohibited during read access.
Data Sheet
INT
Interrupt Status Registers
TM
has requested an interrupt by activating its INT pin, the external micro controller should first
PLLLC
Channel
Interrupt Status
Register CIS ,
global
GIS8
GIS7
GIS6
GIS5
GIS4
GIS3
GIS2
GIS1
PLLL
PLL
VISPLL
GIS2
PLLLS not visible
GIMR
IPC
1 to 8
„Global“
Interrupt Status
Register GIS
(per channel)
ISR1
ISR2
ISR3
ISR4
ISR6
ISR7
ISR1
ISR3
ISR4
ISR6
ISR7
R2
50
VIS
ISR4
ISR2
ISR6
GCR
IMR4
IMR2
IMR6
Status Registers and Masking
(shown for one channel)
different Status bits
...
...
...
channel
channel
channel
...
1 to 8
ISR3
ISR1
ISR7
IMR3
IMR1
IMR7
...
Functional Description
...
...
Rev. 1.0, 2005-06-02
OctalLIU_ISR_2
PEF 22508 E
OctalLIU
TM

Related parts for PEF 22508 E V1.1-G