UPD78F9222MC(T)-5A4-A NEC, UPD78F9222MC(T)-5A4-A Datasheet - Page 240

8BIT MCU, 4K FLASH, 256B RAM, 78F9222

UPD78F9222MC(T)-5A4-A

Manufacturer Part Number
UPD78F9222MC(T)-5A4-A
Description
8BIT MCU, 4K FLASH, 256B RAM, 78F9222
Manufacturer
NEC
Datasheet

Specifications of UPD78F9222MC(T)-5A4-A

Controller Family/series
UPD78
No. Of I/o's
17
Ram Memory Size
256Byte
Cpu Speed
10MHz
No. Of Timers
4
No. Of
RoHS Compliant
Core Size
8bit
Program Memory Size
4KB
Oscillator Type
External, Internal

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
NEC
Quantity:
1 000
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
NEC/PBF
Quantity:
6 640
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
UPD78F9222MC(T)-5A4-A
Quantity:
458
<R>
programs at the address written in addresses 0000H and 0001H when the reset signal is generated.
circuit voltage detection, and each item of hardware is set to the status shown in Table 14-1. Each pin is high
impedance during reset signal generation or during the oscillation stabilization time just after reset release, except for
P130, which is low-level output.
reset is released and the CPU starts program execution after referencing the option byte (after the option byte is
referenced and the clock oscillation stabilization time elapses if crystal/ceramic oscillation is selected). A reset
generated by the watchdog timer source is automatically released after the reset, and the CPU starts program
execution after referencing the option byte (after the option byte is referenced and the clock oscillation stabilization
time elapses if crystal/ceramic oscillation is selected). (see Figures 14-2 to 14-4). Reset by POC and LVI circuit
power supply detection is automatically released when V
program execution after referencing the option byte (after the option byte is referenced and the clock oscillation
stabilization time elapses if crystal/ceramic oscillation is selected) (see CHAPTER 15 POWER-ON-CLEAR CIRCUIT
and CHAPTER 16 LOW-VOLTAGE DETECTOR).
240
The following four operations are available to generate a reset signal.
(1) External reset input via RESET pin
(2) Internal reset by watchdog timer overflows
(3) Internal reset by comparison of supply voltage and detection voltage of power-on-clear (POC) circuit
(4) Internal reset by comparison of supply voltage and detection voltage of low-power-supply detector (LVI)
External and internal resets have no functional differences. In both cases, program execution starts from the
A reset is applied when a low level is input to the RESET pin, the watchdog timer overflows, or by POC and LVI
When a low level is input to the RESET pin, a reset occurs, and when a high level is input to the RESET pin, the
Cautions 1. For an external reset, input a low level for 2
2. During reset signal generation, the system clock and low-speed internal oscillation clock
3. When the RESET pin is used as an input-only port pin (P34), the 78K0S/KA1+ is reset if a low
stop oscillating.
level is input to the RESET pin after reset is released by the POC circuit, the LVI circuit and
the watchdog timer and before the option byte is referenced again. The reset status is
retained until a high level is input to the RESET pin.
CHAPTER 14 RESET FUNCTION
User’s Manual U16898EJ5V0UD
DD
> V
POC
µ
s or more to the RESET pin.
or V
DD
> V
LVI
after the reset, and the CPU starts

Related parts for UPD78F9222MC(T)-5A4-A