UPD78F9222MC(T)-5A4-A NEC, UPD78F9222MC(T)-5A4-A Datasheet - Page 94

8BIT MCU, 4K FLASH, 256B RAM, 78F9222

UPD78F9222MC(T)-5A4-A

Manufacturer Part Number
UPD78F9222MC(T)-5A4-A
Description
8BIT MCU, 4K FLASH, 256B RAM, 78F9222
Manufacturer
NEC
Datasheet

Specifications of UPD78F9222MC(T)-5A4-A

Controller Family/series
UPD78
No. Of I/o's
17
Ram Memory Size
256Byte
Cpu Speed
10MHz
No. Of Timers
4
No. Of
RoHS Compliant
Core Size
8bit
Program Memory Size
4KB
Oscillator Type
External, Internal

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
NEC
Quantity:
1 000
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
NEC/PBF
Quantity:
6 640
Part Number:
UPD78F9222MC(T)-5A4-A
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Company:
Part Number:
UPD78F9222MC(T)-5A4-A
Quantity:
458
94
(5) Port mode register 3 (PM3)
Cautions 1. Always set data to PRM00 after stopping the timer operation.
Remark n = 0, 1
This register sets port 3 input/output in 1-bit units.
When using the P31/TO00/TI010/INTP2 pin for timer output, set PM31 and the output latch of P31 to 0.
When using the P30/TI000/INTP0 and P31/TO00/TI010/INTP2 pins as a timer input, set PM30 and PM31 to 1.
At this time, the output latches of P30 and P31 can be either 0 or 1.
PM3 is set by a 1-bit or 8-bit memory manipulation instruction.
Reset signal generation sets the value of PM3 to FFH.
2. If the valid edge of the TI000 pin is to be set as the count clock, do not set the clear/start
3. In the following cases, note with caution that the valid edge of the TI0n0 pin is detected.
4. The sampling clock used to eliminate noise differs when a TI000 valid edge is used as the
5. When using P31 as the input pin (TI010) of the valid edge, it cannot be used as a timer
mode and the capture trigger at the valid edge of the TI000 pin.
count clock and when it is used as a capture trigger. In the former case, the count clock
is f
(PRM00). The capture operation is not performed until the valid edge is sampled and the
valid level is detected twice, thus eliminating noise with a short pulse width.
output pin (TO00). When using P31 as the timer output pin (TO00), it cannot be used as
the input pin (TI010) of the valid edge.
<1> Immediately after a system reset, if a high level is input to the TI0n0 pin, the
<2> If the TM00 operation is stopped while the TI0n0 pin is high level, TM00 operation is
<3> If the TM00 operation is stopped while the TI0n0 pin is low level, TM00 operation is
XP
operation of the 16-bit timer counter 00 (TM00) is enabled
→ If the rising edge or both rising and falling edges are specified as the valid edge
then enabled after a low level is input to the TI0n0 pin
→ If the falling edge or both rising and falling edges are specified as the valid edge
then enabled after a high level is input to the TI0n0 pin
→ If the rising edge or both rising and falling edges are specified as the valid edge
, and in the latter case the count clock is selected by prescaler mode register 00
Symbol
Address: FF23H
of the TI0n0 pin, a rising edge is detected immediately after the TM00 operation is
enabled.
of the TI0n0 pin, a falling edge is detected immediately after the TM00 operation is
enabled.
of the TI0n0 pin, a rising edge is detected immediately after the TM00 operation is
enabled.
PM3
Figure 6-9. Format of Port Mode Register 3 (PM3)
CHAPTER 6 16-BIT TIMER/EVENT COUNTER 00
PM3n
7
1
0
1
P3n pin I/O mode selection (n = 0 or 1)
Output mode (output buffer on)
Input mode (output buffer off)
User’s Manual U16898EJ5V0UD
6
1
After reset: FFH
5
1
4
1
R/W
3
1
2
1
PM31
1
PM30
0

Related parts for UPD78F9222MC(T)-5A4-A