W90N740CD WINBOND [Winbond], W90N740CD Datasheet - Page 149

no-image

W90N740CD

Manufacturer Part Number
W90N740CD
Description
32-Bit ARM7TDMI-Based Micro-Controller
Manufacturer
WINBOND [Winbond]
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W90N740CD
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
1 000
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
9 470
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
12 388
Part Number:
W90N740CDG
Manufacturer:
NUVOTON30
Quantity:
60
Part Number:
W90N740CDG
Manufacturer:
WINBOND
Quantity:
3 546
Part Number:
W90N740CDG
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
W90N740CDG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W90N740CDG
Quantity:
130
Line Status Control Register (LSR)
ERR_RX [7]: RX FIFO Error
0 = RX FIFO works normally
1 = There is at least one parity error (PE), framing error (FE), or break indication (BI) in the FIFO.
ERR_RX is cleared when CPU reads the LSR and if there are no subsequent errors in the RX FIFO.
TE [6]: Transmitter Empty
0 = Either Transmitter Holding Register (THR - TX FIFO) or Transmitter Shift Register (TSR) are not
empty.
1 = Both THR and TSR are empty.
THRE [5]: Transmitter Holding Register Empty
0 = THRE is not empty.
1 = THRE is empty.
THRE is set when the last data word of TX FIFO is transferred to Transmitter Shift Register (TSR). The
CPU resets this bit when the THR (or TX FIFO) is loaded. This bit also causes the UART to issue an
interrupt (Irpt_THRE) to the CPU when IER [1]=1.
BII [4]: Break Interrupt Indicator
This bit is set to a logic 1 whenever the received data input is held in the "spacing state" (logic 0) for
longer than a full word transmission time (that is, the total time of "start bit" + data bits + parity + stop bits)
and is reset whenever the CPU reads the contents of the LSR.
FEI [3]: Framing Error Indicator
This bit is set to logic 1 whenever the received character does not have a valid "stop bit" (that is, the stop
bit following the last data bit or parity bit is detected as a logic 0), and is reset whenever the CPU reads
the contents of the LSR.
Register
ERR_RX
LSR
7
0xFFF8.0014
Address
TE
6
THRE
R/W
5
R
Line Status Register
BII
4
- 146 -
W90N740CD/W90N740CDG
Description
FEI
3
PEI
2
OEI
1
Reset Value
0x6060.6060
RFDR
0

Related parts for W90N740CD