W90N740CD WINBOND [Winbond], W90N740CD Datasheet - Page 88

no-image

W90N740CD

Manufacturer Part Number
W90N740CD
Description
32-Bit ARM7TDMI-Based Micro-Controller
Manufacturer
WINBOND [Winbond]
Datasheets

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W90N740CD
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
1 000
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
9 470
Part Number:
W90N740CDG
Manufacturer:
Winbond
Quantity:
12 388
Part Number:
W90N740CDG
Manufacturer:
NUVOTON30
Quantity:
60
Part Number:
W90N740CDG
Manufacturer:
WINBOND
Quantity:
3 546
Part Number:
W90N740CDG
Manufacturer:
Nuvoton Technology Corporation of America
Quantity:
10 000
Part Number:
W90N740CDG
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W90N740CDG
Quantity:
130
Default MDCCR [23:20] = 9
Users should set the MDC clock setting to meet the PHY requirement (maximum 2.5MHz). Besides,
the MCLK (HCLK) frequency ranges from 10 MHz to 150 MHz (set MDC 2.5MHz).
MDCON [19]: MDC Clock On Always
Default value: 0
If this bit was set, the MDC clock will always active. Otherwise, the MDC clock will active only when
the EnMDC of MCMDR and BUSY of MIIDA are both set. In other words, the MDC clock will be turned
off after the station management command finished. This bit is only for debug.
PreSP [18]: Preamble Suppress
Default value: 0
If this bit is set, then the preamble is not sent to PHY.
BUSY [17]: Busy bit
Default value: 0
Set this bit to start a MII management read or write-operation. The MAC controller clears this bit
automatically when the operation is completed.
WR [16]: Write/Read
Default value: 0
Set this bit for a MII management write-operation. Reset the bit for a read operation.
PHYAD [12:8]: PHY Address
Default value: 0
The 5-bit address is the PHY device address to be accessed.
PHYRAD [4:0]: PHY Register Address
Default value: 0
The 5-bit address is the register address contained in the PHY to be accessed.
The MIIDA register is used to specify the control function and the data message passing for the
external physical layer device (PHY). The detail protocol and timings for the read and the write
operation, respectively, of the MII management function are illustrated as the figure below. Each bit in
the management data frame (MDIO) are synchronized at the rising edge of the MII management clock
(MDC).
MII Management Protocol
ACCESS PREAMBLE START OPERATION
WRITE
READ
1…. 1
1…. 1
01
01
MII MANAGEMENT PROTOCOL
10
01
PHYADDR
- 85 -
AAAAA
AAAAA
W90N740CD/W90N740CDG
Publication Release Date: September. 19, 2005
PHYREGADDR
RRRRR
RRRRR
TA
Z0
10
16 bits
16 bits
DATA
Revision A7
IDLE
Z
Z

Related parts for W90N740CD