EZ80F91NA050SC Zilog, EZ80F91NA050SC Datasheet - Page 144

IC ACCLAIM MCU 256KB 144-BGA

EZ80F91NA050SC

Manufacturer Part Number
EZ80F91NA050SC
Description
IC ACCLAIM MCU 256KB 144-BGA
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F91NA050SC

Core Processor
Z8
Core Size
8-Bit
Speed
50MHz
Connectivity
Ethernet, I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
144-LBGA
Data Bus Width
8 bit
Maximum Clock Frequency
50 MHz
Data Ram Size
16 KB
Number Of Programmable I/os
32
Number Of Timers
16 Bit
Operating Supply Voltage
3 V to 3.6 V
Mounting Style
SMD/SMT
Height
1.5 mm
Length
13 mm
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Width
13 mm
For Use With
269-4712 - KIT DEV ENCORE 32 SERIES269-4671 - BOARD ZDOTS SBC Z80ACCLAIM PLUS269-4561 - KIT DEV FOR EZ80F91 W/C-COMPILER269-4560 - KIT DEV FOR EZ80F91 W/C-COMPILER
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
No RoHS Version Available
Other names
269-3251

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F91NA050SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
EZ80F91NA050SC00TR
Manufacturer:
Zilog
Quantity:
10 000
PS019215-0910
Timer Interrupt Identification Register
The TImer x Interrupt Identification Register (see
that the CPU determines the cause of a timer interrupt. This register is cleared by a CPU
Read.
Table 56. Timer Interrupt Identification Register
0067h, TMR2_IIR = 0071h, TMR3_IIR = 0076h)
Bit
Reset
CPU Access
Note: R = Read only;
Bit
Position
7
6
OC3
5
OC2
4
OC1
3
OC0
2
ICB
1
ICA
0
EOC
Value
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Description
Unused.
Output compare, OC3, does not occur.
Output compare, OC3, occurs.
Output compare, OC2, does not occur.
Output compare, OC2, occurs.
Output compare, OC1, does not occur.
Output compare, OC1, occurs.
Output compare, OC0, does not occur.
Output compare, OC0, occurs.
Input capture, ICB, does not occur.
For Timer 1, the capture pin is IC1.
For Timer 3, the capture pin is IC3.
Input capture, ICB, occurs.
For Timer 1, the capture pin is IC1.
For Timer 3, the capture pin is IC3.
Input capture, ICA, or PWM power trip does not occur.
For Timer 1, the capture pin is IC0.
For Timer 3, the capture pin is IC2.
Input capture, ICA, or PWM power trip occurs.
For Timer 1, the capture pin is IC0.
For Timer 3, the capture pin is IC2.
End-of-count does not occur.
End-of-count occurs.
R
7
0
R
6
0
R
5
0
Table
R
4
0
56) is used to flag timer events so
(TMR0_IIR = 0062h, TMR1_IIR =
R
3
0
Programmable Reload Timers
Product Specification
R
2
0
eZ80F91 MCU
R
1
0
R
0
0
135

Related parts for EZ80F91NA050SC