EZ80F91NA050SC Zilog, EZ80F91NA050SC Datasheet - Page 62

IC ACCLAIM MCU 256KB 144-BGA

EZ80F91NA050SC

Manufacturer Part Number
EZ80F91NA050SC
Description
IC ACCLAIM MCU 256KB 144-BGA
Manufacturer
Zilog
Series
eZ80® Acclaim!®r
Datasheets

Specifications of EZ80F91NA050SC

Core Processor
Z8
Core Size
8-Bit
Speed
50MHz
Connectivity
Ethernet, I²C, IrDA, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
32
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
16K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
144-LBGA
Data Bus Width
8 bit
Maximum Clock Frequency
50 MHz
Data Ram Size
16 KB
Number Of Programmable I/os
32
Number Of Timers
16 Bit
Operating Supply Voltage
3 V to 3.6 V
Mounting Style
SMD/SMT
Height
1.5 mm
Length
13 mm
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Width
13 mm
For Use With
269-4712 - KIT DEV ENCORE 32 SERIES269-4671 - BOARD ZDOTS SBC Z80ACCLAIM PLUS269-4561 - KIT DEV FOR EZ80F91 W/C-COMPILER269-4560 - KIT DEV FOR EZ80F91 W/C-COMPILER
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-
Lead Free Status / Rohs Status
No RoHS Version Available
Other names
269-3251

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80F91NA050SC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
EZ80F91NA050SC00TR
Manufacturer:
Zilog
Quantity:
10 000
PS019215-0910
Mode 7(Input)
Mode 2
Mode 6
Mode 8
Mode 9
* Reading from the Px_DR returns
System Clock
the value stored in this register
* Writing to the Px_DR stores
Data
Alternate Function Output
the value in this register
Figure 5. GPIO Port Pin Block Diagram for Input and Interrupt Modes
Figure 6. GPIO Port Pin Block Diagram for Output and Input/Output Mode
D
Px _DR*
Q
Q
Simplified GPIO Port Block Diagram for Modes 2, 6, 7(input), 8, and 9
Simplified GPIO Port Block Diagram for Modes 1, 3, 4, and 7 (Output)
Mode 3
Mode 4
Mode 1
Mode 7 (Output)
GPIO Output Buffer
Tristated for
modes 2,6,8,9
and 7(Input)
ENB
SysClock
Default Value
Mode 7(Input)
Clear Interrupt
Modes 6,8,9
D
GPIO Port Pin
Q
GPIO
Px_DR*
D
Output Buffer
ENB
Q
General-Purpose Input/Output
External Pull-down resistor
required for Mode 4
Product Specification
(Open source)
GPIO
Interrupt
Logic
Pin
Port
Input to chip
eZ80F91 MCU
Alternate
Function
VDD
Input
Interrupt
required for
(open drain)
External
Pull-up resistor
Mode 3
53

Related parts for EZ80F91NA050SC