ATtiny167 Atmel Corporation, ATtiny167 Datasheet - Page 182

no-image

ATtiny167

Manufacturer Part Number
ATtiny167
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATtiny167

Flash (kbytes)
16 Kbytes
Pin Count
20
Max. Operating Frequency
16 MHz
Cpu
8-bit AVR
# Of Touch Channels
8
Hardware Qtouch Acquisition
No
Max I/o Pins
16
Ext Interrupts
16
Usb Speed
No
Usb Interface
No
Spi
2
Twi (i2c)
1
Uart
1
Lin
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
11
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
0.5
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
3
Input Capture Channels
1
Pwm Channels
9
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATtiny167-15MZ
Manufacturer:
ATMEL
Quantity:
670
Part Number:
ATtiny167-A15MZ
Manufacturer:
ATMEL
Quantity:
480
Part Number:
ATtiny167-A15MZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATtiny167-A15XD
Manufacturer:
BOSCH
Quantity:
40 000
Part Number:
ATtiny167-A15XZ
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATtiny167-AXZ
Quantity:
17
15.6.2
182
ATtiny87/ATtiny167
LINSIR – LIN Status and Interrupt Register
• Bits 7:5 – LIDST[2:0]: Identifier Status
• Bit 4 – LBUSY: Busy Signal
• Bit 3 – LERR: Error Interrupt
• Bit 2 – LIDOK: Identifier Interrupt
• Bit 1 – LTXOK: Transmit Performed Interrupt
Bit
(0xC9)
Read/Write
Initial Value
enable bit - LENERR - is set in LINENIR.
resets all LINERR bits.
LINENIR.
– 0xx = no specific identifier,
– 100 = Identifier 60 (0x3C),
– 101 = Identifier 61 (0x3D),
– 110 = Identifier 62 (0x3E),
– 111 = Identifier 63 (0x3F).
– 0 = Not busy,
– 1 = Busy (receiving or transmitting).
– 0 = No error,
– 1 = An error has occurred.
– 0 = No identifier,
– 1 = Slave task: Identifier present, master task: Tx Header complete.
– 0 = No Tx,
– 1 = Tx Response complete.
It is a logical OR of LINERR register bits. This bit generates an interrupt if its respective
The user clears this bit by writing 1 in order to reset this interrupt. Resetting LERR also
In UART mode, this bit is also cleared by reading LINDAT.
This bit generates an interrupt if its respective enable bit - LENIDOK - is set in LINENIR.
The user clears this bit by writing 1, in order to reset this interrupt.
This bit generates an interrupt if its respective enable bit - LENTXOK - is set in
The user clears this bit by writing 1, in order to reset this interrupt.
In UART mode, this bit is also cleared by writing LINDAT.
LIDST2
R
7
0
LIDST1
R
6
0
LIDST0
R
5
0
LBUSY
R
4
0
R/Wone
LERR
3
0
R/Wone
LIDOK
2
0
R/Wone
LTXOK
1
0
R/Wone
LRXOK
0
0
8265B–AVR–09/10
LINSIR

Related parts for ATtiny167