UPD78F1506GF-GAT-AX Renesas Electronics America, UPD78F1506GF-GAT-AX Datasheet - Page 873

no-image

UPD78F1506GF-GAT-AX

Manufacturer Part Number
UPD78F1506GF-GAT-AX
Description
MCU 16BIT 78K0R/LX3 128-LQFP
Manufacturer
Renesas Electronics America
Series
78K0R/Lx3r
Datasheet

Specifications of UPD78F1506GF-GAT-AX

Core Processor
78K/0R
Core Size
16-Bit
Speed
20MHz
Connectivity
3-Wire SIO, I²C, LIN, UART/USART
Peripherals
DMA, LCD, LVD, POR, PWM, WDT
Number Of I /o
78
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 12x12b, D/A 2x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
78K0R/Lx3
Notes 1.
Remarks 1. One instruction clock cycle is one cycle of the CPU clock (f
R01UH0004EJ0401 Rev.4.01
Jul 2, 2010
Instruction
8-bit
operation
Group
2.
3.
2. This number of clocks is for when the program is in the internal ROM (flash memory) area.
Mnemonic
OR
XOR
When the internal RAM area or SFR area is accessed, or for an instruction with no data access.
When the program memory area is accessed.
Except r = A
register (CKC).
A, #byte
saddr, #byte
A, r
r, A
A, saddr
A, !addr16
A, [HL]
A, [HL + byte]
A, [HL + B]
A, [HL + C]
A, ES:!addr16
A, ES:[HL]
A, ES:[HL + byte]
A, ES:[HL + B]
A, ES:[HL + C]
A, #byte
saddr, #byte
A, r
r, A
A, saddr
A, !addr16
A, [HL]
A, [HL + byte]
A, [HL + B]
A, [HL + C]
A, ES:!addr16
A, ES:[HL]
A, ES:[HL + byte]
A, ES:[HL + B]
A, ES:[HL + C]
Operands
Note 3
Note 3
Bytes
Table 30-5. Operation List (9/17)
2
3
2
2
2
3
1
2
2
2
4
2
3
3
3
2
3
2
2
2
3
1
2
2
2
4
2
3
3
3
Note 1 Note 2
1
2
1
1
1
1
1
1
1
1
2
2
2
2
2
1
2
1
1
1
1
1
1
1
1
2
2
2
2
2
Clocks
4
4
4
4
4
5
5
5
5
5
4
4
4
4
4
5
5
5
5
5
A ← A ∨ byte
(saddr) ← (saddr) ∨ byte
A ← A ∨ r
r ← r ∨ A
A ← A ∨ (saddr)
A ← A ∨ (addr16)
A ← A ∨ (HL)
A ← A ∨ (HL + byte)
A ← A ∨ (HL + B)
A ← A ∨ (HL + C)
A ← A ∨ (ES:addr16)
A ← A ∨ (ES:HL)
A ← A ∨ ((ES:HL) + byte)
A ← A ∨ ((ES:HL) + B)
A ← A ∨ ((ES:HL) + C)
A ← A ∨ byte
(saddr) ← (saddr) ∨ byte
A ← A ∨ r
r ← r ∨ A
A ← A ∨ (saddr)
A ← A ∨ (addr16)
A ← A ∨ (HL)
A ← A ∨ (HL + byte)
A ← A ∨ (HL + B)
A ← A ∨ (HL + C)
A ← A ∨ (ES:addr16)
A ← A ∨ (ES:HL)
A ← A ∨ ((ES:HL) + byte)
A ← A ∨ ((ES:HL) + B)
A ← A ∨ ((ES:HL) + C)
CPU
) selected by the system clock control
Operation
CHAPTER 30 INSTRUCTION SET
Z AC CY
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
×
Flag
873

Related parts for UPD78F1506GF-GAT-AX