NS32FX164AV-25 National Semiconductor, NS32FX164AV-25 Datasheet - Page 14

IC IMAGING COMM SGNL PROC PLCC68

NS32FX164AV-25

Manufacturer Part Number
NS32FX164AV-25
Description
IC IMAGING COMM SGNL PROC PLCC68
Manufacturer
National Semiconductor
Datasheet

Specifications of NS32FX164AV-25

Processor Type
Advanced Imaging/Communications Signal Processor SIAP™
Speed
50MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
*NS32FX164AV-25
Q1284286

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS32FX164AV-25
Manufacturer:
NSC
Quantity:
12 388
Part Number:
NS32FX164AV-25
Manufacturer:
Texas Instruments
Quantity:
10 000
2 0 Architectural Description
2 4 2 Addressing Modes
The NS32FX164 CPU generally accesses an operand by
calculating its Effective Address based on information avail-
able when the operand is to be accessed The method to be
used in performing this calculation is specified by the pro-
grammer as an ‘‘addressing mode’’
Addressing modes in the NS32FX164 are designed to opti-
mally support high-level language accesses to variables In
nearly all cases a variable access requires only one ad-
dressing mode within the instruction that acts upon that
variable Extraneous data movement is therefore minimized
NS32FX164 Addressing Modes fall into nine basic types
Register The operand is available in one of the eight Gen-
eral Purpose Registers In certain Slave Processor instruc-
tions an auxiliary set of eight registers may be referenced
instead
Register Relative A General Purpose Register contains an
address to which is added a displacement value from the
instruction yielding the Effective Address of the operand in
memory
Memory Space Identical to Register Relative above ex-
cept that the register used is one of the dedicated registers
PC SP SB or FP These registers point to data areas gen-
erally needed by high-level languages
Memory Relative A pointer variable is found within the
memory space pointed to by the SP SB or FP register A
displacement is added to that pointer to generate the Effec-
tive Address of the operand
Word Displacement Range
Byte Displacement Range
FIGURE 2-19 Displacement Encodings
Range (Entire Addressing Space)
Double Word Displacement
(Continued)
14
Immediate The operand is encoded within the instruction
This addressing mode is not allowed if the operand is to be
written
Absolute The address of the operand is specified by a
displacement field in the instruction
External A pointer value is read from a specified entry of
the current Link Table To this pointer value is added a dis-
placement yielding the Effective Address of the operand
Top of Stack The currently-selected Stack Pointer (SP0 or
SP1) specifies the location of the operand The operand is
pushed or popped depending on whether it is written or
read
Scaled Index Although encoded as an addressing mode
Scaled Indexing is an option on any addressing mode ex-
cept Immediate or another Scaled Index It has the effect of
calculating an Effective Address then multiplying any Gen-
eral Purpose Register by 1 2 4 or 8 and adding into the
total yielding the final Effective Address of the operand
Table 2-1 is a brief summary of the addressing modes For a
complete description of their actions see the Series 32000
Instruction Set Reference Manual
In addition to the general modes Register-Indirect with
auto-increment decrement and warps or pitch are available
on several of the graphics instructions
b
b
8192 to
64 to
a
a
63
8191
TL EE 11267 – 5

Related parts for NS32FX164AV-25