MC9S08JM32CLD Freescale Semiconductor, MC9S08JM32CLD Datasheet - Page 304

IC MCU 8BIT 32K FLASH 44-LQFP

MC9S08JM32CLD

Manufacturer Part Number
MC9S08JM32CLD
Description
IC MCU 8BIT 32K FLASH 44-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of MC9S08JM32CLD

Core Processor
HCS08
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, LIN, SCI, SPI, USB
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
33
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-LQFP
Processor Series
S08JM
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
24 MHz
Number Of Programmable I/os
33
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMOJM, DEMOJMSKT, DEMOFLEXISJMSD, DEMO9S08JM16
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 12-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08JM32CLD
Manufacturer:
Freescale Semiconductor
Quantity:
1 948
Part Number:
MC9S08JM32CLD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08JM32CLD
0
Universal Serial Bus Device Controller (S08USBV1)
17.3.6
The INTENB contains enabling bits for each of the interrupt sources within the USB module. Setting any of these
bits will enable the respective interrupt source in the INTSTAT register. This register will contain the value of 0x00
after a reset, i.e. all interrupts disabled.
304
USBRSTF
ERRORF
RESUME
TOKDNE
SOFTOK
SLEEP
Reset
STALL
Field
Field
1
0
7
5
4
3
2
W
R
STALL
Interrupt Enable Register (INTENB)
Error Flag — This bit is set when any of the error conditions within the ERRSTAT register has occurred. The
firmware must then read the ERRSTAT register to determine the source of the error.
0 No error conditions within the ERRSTAT register have been detected
1 Error conditions within the ERRSTAT register have been detected
USB Reset Flag —This bit is set when the USB module has decoded a valid USB reset. When asserted, this bit
will inform the MCU to automatically write 0x00 to the address register and to enable endpoint 0. USBRSTF is
set once a USB reset has been detected for 2.5 μs. It will not be asserted again until the USB reset condition has
been removed, and then reasserted.
0 No USB reset observed
1 USB reset detected
STALL Interrupt Enable — Setting this bit will enable STALL interrupts.
0 Interrupt disabled
1 Interrupt enabled
RESUME Interrupt Enable — Setting this bit will enable RESUME interrupts.
0 Interrupt disabled
1 Interrupt enabled
SLEEP Interrupt Enable — Setting this bit will enable SLEEP interrupts.
0 Interrupt disabled
1 Interrupt enabled
TOKDNE Interrupt Enable — Setting this bit will enable TOKDNE interrupts.
0 Interrupt disabled
1 Interrupt enabled
SOFTOK Interrupt Enable — Setting this bit will enable SOFTOK interrupts.
0 Interrupt disabled
1 Interrupt enabled
0
7
0
0
6
Table 17-9. INTSTAT Field Descriptions (continued)
Figure 17-9. Interrupt Enable Register (INTENB)
Table 17-10. INTENB Field Descriptions
RESUME
MC9S08JM60 Series Data Sheet, Rev. 3
0
5
SLEEP
0
4
Description
Description
TOKDNE
3
0
SOFTOK
0
2
ERROR
Freescale Semiconductor
0
1
USBRST
0
0

Related parts for MC9S08JM32CLD