MC9S08JM32CLD Freescale Semiconductor, MC9S08JM32CLD Datasheet - Page 85

IC MCU 8BIT 32K FLASH 44-LQFP

MC9S08JM32CLD

Manufacturer Part Number
MC9S08JM32CLD
Description
IC MCU 8BIT 32K FLASH 44-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of MC9S08JM32CLD

Core Processor
HCS08
Core Size
8-Bit
Speed
48MHz
Connectivity
I²C, LIN, SCI, SPI, USB
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
33
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
44-LQFP
Processor Series
S08JM
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
2 KB
Interface Type
SCI/SPI
Maximum Clock Frequency
24 MHz
Number Of Programmable I/os
33
Number Of Timers
8
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMOJM, DEMOJMSKT, DEMOFLEXISJMSD, DEMO9S08JM16
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 12-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S08JM32CLD
Manufacturer:
Freescale Semiconductor
Quantity:
1 948
Part Number:
MC9S08JM32CLD
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S08JM32CLD
0
Freescale Semiconductor
PTAPE[5:0]
PTASE[5:0]
PTADS[5:0]
Reset
Reset
Reset
Field
Field
Field
[5:0]
5:0
5:0
W
W
W
R
R
R
Internal Pullup Enable for Port A Bits — Each of these control bits determines if the internal pullup device is
enabled for the associated PTA pin. For port A pins that are configured as outputs, these bits have no effect and
the internal pullup devices are disabled.
0 Internal pullup device disabled for port A bit n.
1 Internal pullup device enabled for port A bit n.
Output Slew Rate Control Enable for Port A Bits — Each of these control bits determine whether output slew
rate control is enabled for the associated PTA pin. For port A pins that are configured as inputs, these bits have
no effect.
0 Output slew rate control disabled for port A bit n.
1 Output slew rate control enabled for port A bit n.
Output Drive Strength Selection for Port A Bits — Each of these control bits selects between low and high
output drive for the associated PTA pin.
0 Low output drive enabled for port A bit n.
1 High output drive enabled for port A bit n.
0
0
0
7
7
7
Figure 6-5. Output Slew Rate Control Enable for Port A (PTASE)
Figure 6-6. Output Drive Strength Selection for Port A (PTASE)
0
0
0
6
6
6
Figure 6-4. Internal Pullup Enable for Port A (PTAPE)
Table 6-3. PTADD Register Field Descriptions
Table 6-4. PTASE Register Field Descriptions
Table 6-5. PTASE Register Field Descriptions
PTAPE5
PTASE5
PTADS5
MC9S08JM60 Series Data Sheet, Rev. 3
0
1
0
5
5
5
PTADS4
PTAPE4
PTASE4
0
1
0
4
4
4
Description
Description
Description
PTADS3
PTAPE3
PTASE3
3
0
3
1
3
0
PTAPE2
PTASE2
PTADS2
0
1
0
2
2
2
Chapter 6 Parallel Input/Output
PTAPE1
PTASE1
PTADS1
0
1
0
1
1
1
PTAPE0
PTASE0
PTADS0
0
1
0
0
0
0
85

Related parts for MC9S08JM32CLD