R5F212D8SNFP#U0 Renesas Electronics America, R5F212D8SNFP#U0 Datasheet - Page 361

IC R8C/2D MCU FLASH 64KB 80-LQFP

R5F212D8SNFP#U0

Manufacturer Part Number
R5F212D8SNFP#U0
Description
IC R8C/2D MCU FLASH 64KB 80-LQFP
Manufacturer
Renesas Electronics America
Series
R8C/2x/2Dr
Datasheets

Specifications of R5F212D8SNFP#U0

Core Processor
R8C
Core Size
16/32-Bit
Speed
20MHz
Connectivity
I²C, LIN, SIO, SSU, UART/USART
Peripherals
POR, PWM, Voltage Detect, WDT
Number Of I /o
71
Program Memory Size
64KB (64K x 8)
Program Memory Type
FLASH
Ram Size
3K x 8
Voltage - Supply (vcc/vdd)
2.2 V ~ 5.5 V
Data Converters
A/D 20x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
80-LQFP
For Use With
R0K5212D8S001BE - KIT STARTER FOR R8C/2DR0K5212D8S000BE - KIT DEV FOR R8C/2D
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
R5F212D8SNFP#U0R5F212D8SNFP
Manufacturer:
RICOH
Quantity:
3 192
Company:
Part Number:
R5F212D8SNFP#U0
Manufacturer:
REA
Quantity:
35
Company:
Part Number:
R5F212D8SNFP#U0
Manufacturer:
Renesas Electronics America
Quantity:
10 000
R8C/2C Group, R8C/2D Group
Rev.2.00
REJ09B0339-0200
Figure 14.151 Block Diagram of Timer RD Interrupt
14.4.11 Timer RD Interrupt
Table 14.50
Channel 0
Channel 1
Timer RD generates the timer RD interrupt request based on 6 sources for each channel. The timer RD interrupt
has 1 TRDiIC register (bits IR, and ILVL0 to ILVL2), and 1 vector for each channel. Table 14.50 lists the
Registers Associated with Timer RD Interrupt, and Figure 14.151 shows a Block Diagram of Timer RD
Interrupt.
As with other maskable interrupts, the timer RD interrupt is controlled by the combination of the I flag, IR bit,
bits ILVL0 to ILVL2, and IPL. However, since the interrupt source (timer RD interrupt) is generated by a
combination of multiple interrupt request sources, the following differences from other maskable interrupts
apply:
• When bits in the TRDSRi register corresponding to bits set to 1 in the TRDIERi register are set to 1 (enable
• When either bits in the TRDSRi register or bits in the TRDIERi register corresponding to bits in the
• When the conditions of other request sources are met, the IR bit remains 1.
• When multiple bits in the TRDIERi register are set to 1, which request source causes an interrupt is
• Since each bit in the TRDSRi register is not automatically set to 0 even if the interrupt is acknowledged, set
Dec 05, 2007
interrupt), the IR bit in the TRDiIC register is set to 1 (interrupt requested).
TRDSRi register, or both of them, are set to 0, the IR bit is set to 0 (interrupt not requested). Therefore,
even though the interrupt is not acknowledged after the IR bit is set to 1, the interrupt request will not be
maintained.
determined by the TRDSRi register.
each bit to 0 in the interrupt routine. For information on how to set these bits to 0, refer to the descriptions
of the registers used in the different modes (Figures 14.77, 14.93, 14.107, 14.120, 14.132, and 14.146).
Registers Associated with Timer RD Interrupt
i = 0 or 1
IMFA, IMFB, IMFC, IMFD, OVF, UDF: Bits in TRDSRi register
IMIEA, IMIEB, IMIEC, IMIED, OVIE: Bits in TRDIER register
TRDSR0
TRDSR1
OVIE bit
UDF bit
OVF bit
Channel i
Page 338 of 585
Status Register
IMIEC bit
IMIED bit
IMIEA bit
IMIEB bit
IMFC bit
IMFD bit
Timer RD
IMFA bit
IMFB bit
TRDIER0
TRDIER1
Interrupt Enable Register
Timer RD
Timer RD interrupt request
(IR bit in TRDiIC register)
TRD0IC
TRD1IC
Interrupt Control Register
Timer RD
14. Timers

Related parts for R5F212D8SNFP#U0