MCF5307AI90B Freescale Semiconductor, MCF5307AI90B Datasheet - Page 210

IC MPU 32BIT COLDF 90MHZ 208FQFP

MCF5307AI90B

Manufacturer Part Number
MCF5307AI90B
Description
IC MPU 32BIT COLDF 90MHZ 208FQFP
Manufacturer
Freescale Semiconductor
Series
MCF530xr
Datasheets

Specifications of MCF5307AI90B

Core Processor
Coldfire V3
Core Size
32-Bit
Speed
90MHz
Connectivity
EBI/EMI, I²C, UART/USART
Peripherals
DMA, POR, WDT
Number Of I /o
16
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Oscillator Type
External
Operating Temperature
0°C ~ 70°C
Package / Case
208-FQFP
Maximum Clock Frequency
90 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Family Name
MCF5xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
90MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3.3V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
208
Package Type
FQFP
Program Memory Size
8KB
Cpu Speed
90MHz
Embedded Interface Type
I2C, UART
Digital Ic Case Style
FQFP
No. Of Pins
208
Supply Voltage Range
3V To 3.6V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCF5307AI90B
Manufacturer:
FREESCAL
Quantity:
153
Part Number:
MCF5307AI90B
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCF5307AI90B
Manufacturer:
FREESCALE
Quantity:
20 000
Programming Model
8.5.3 I
The I2CR is used to enable the I
govern operation as a slave or a master.
Table 8-4 describes I2CR fields.
7
6
5
4
3
2
1–0
8-8
Bits
IEN
IIEN
MSTA
MTX
TXAK
Name
RSTA Repeat start. Always read as 0. Attempting a repeat start without bus mastership causes loss of
2
C Control Register (I2CR)
I
middle of a byte transfer, slave mode ignores the current bus transfer and starts operating when the
next start condition is detected. Master mode is not aware that the bus is busy; so initiating a start
cycle may corrupt the current bus cycle, ultimately causing either the current master or the I
module to lose arbitration, after which bus operation returns to normal.
0 The module is disabled, but registers can still be accessed.
1 The I
I
0 I
1 I
Master/slave mode select bit. If the master loses arbitration, MSTA is cleared without generating a
STOP signal.
0 Slave mode. Changing MSTA from 1 to 0 generates a STOP and selects slave mode.
1 Master mode. Changing MSTA from 0 to 1 signals a START on the bus and selects master mode.
Transmit/receive mode select bit. Selects the direction of master and slave transfers.
0 Receive
1 Transmit. When a slave is addressed, software should set MTX according to I2SR[SRW]. In
Transmit acknowledge enable. Specifies the value driven onto SDA during acknowledge cycles for
both master and slave receivers. Note that writing TXAK applies only when the I
0 An acknowledge signal is sent to the bus at the ninth clock bit after receiving one byte of data.
1 No acknowledge signal response is sent (that is, acknowledge bit = 1).
arbitration.
0 No repeat start
1 Generates a repeated START condition.
Reserved, should be cleared.
2
2
C enable. Controls the software reset of the entire I
C interrupt enable.
Address
master mode, MTX should be set according to the type of transfer required. Therefore, for address
cycles, MTX is always 1.
2
2
C module interrupts are disabled, but currently pending interrupt condition are not cleared.
C module interrupts are enabled. An I
Reset
Field
R/W
2
C module is enabled. This bit must be set before any other I2CR bits have any effect.
Freescale Semiconductor, Inc.
IEN
Figure 8-7. I
7
For More Information On This Product,
Table 8-4. I2CR Field Descriptions
IIEN
6
2
Go to: www.freescale.com
C module and the I
MCF5307 User’s Manual
MSTA
2
C Control Register (I2CR)
5
MBAR + 0x288
MTX
0000_0000
Read/Write
4
2
C interrupt occurs if I2SR[IIF] is also set.
Description
TXAK
3
2
C interrupt. It also contains bits that
2
C module. If the module is enabled in the
RSTA
2
1
0
2
C bus is a receiver.
2
C

Related parts for MCF5307AI90B