PIC18F46K22-I/MV Microchip Technology, PIC18F46K22-I/MV Datasheet - Page 148

64KB, Flash, 3968bytes-RAM,8-bit Family,nanoWatt XLP 40 UQFN 5x5x0.5mm TUBE

PIC18F46K22-I/MV

Manufacturer Part Number
PIC18F46K22-I/MV
Description
64KB, Flash, 3968bytes-RAM,8-bit Family,nanoWatt XLP 40 UQFN 5x5x0.5mm TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F46K22-I/MV

Core Processor
PIC
Core Size
8-Bit
Speed
64MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 30x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
40-UFQFN Exposed Pad
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
4 KB
Number Of Programmable I/os
36
Number Of Timers
3 x 8-bit. 4 x 16-bit
Operating Supply Voltage
1.8 V to 5.5 V
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PIC18(L)F2X/4XK22
TABLE 10-11: PORTD I/O SUMMARY (CONTINUED)
TABLE 10-12: REGISTERS ASSOCIATED WITH PORTD
TABLE 10-13: CONFIGURATION REGISTERS ASSOCIATED WITH PORTD
DS41412D-page 148
RD6/P1C/TX2/CK2/
AN26
RD7/P1D/RX2/DT2/
AN27
Legend:
Note 1:
ANSELD
BAUDCON2
CCP1CON
CCP2CON
CCP4CON
LATD
PORTD
RCSTA2
SLRCON
SSP2CON1
TRISD
Legend: — = unimplemented locations, read as ‘0’. Shaded bits are not used for PORTD.
Note 1:
CONFIG3H
Legend: — = unimplemented locations, read as ‘0’. Shaded bits are not used for PORTD.
Name
Name
Pin Name
(1)
(1)
(1)
(1)
(1)
AN = Analog input or output; TTL = TTL compatible input; HV = High Voltage; OD = Open Drain; XTAL = Crystal; CMOS
= CMOS compatible input or output; ST = Schmitt Trigger input with CMOS levels; I
Default pin assignment for P2B, T3CKI, CCP3 and CCP2 when Configuration bits PB2MX, T3CMX, CCP3MX and
CCP2MX are set.
Available on PIC18(L)F4XK22 devices.
MCLRE
Bit 7
ABDOVF
TRISD7
ANSD7
LATD7
WCOL
SPEN
Bit 7
RD7
P1M<1:0>
P2M<1:0>
Function
AN26
AN27
RD6
P1C
CK2
RD7
P1D
RX2
TX2
DT2
Bit 6
TRISD6 TRISD5
SSPOV SSPEN
ANSD6
RCIDL
LATD6
Bit 6
RD6
RX9
Setting
TRIS
P2BMX
Bit 5
0
1
0
1
1
1
1
0
1
0
1
1
1
1
ANSD5
DTRXP
LATD5
SREN
Bit 5
RD5
DC1B<1:0>
DC2B<1:0>
DC4B<1:0>
ANSEL
setting
0
0
0
0
0
0
1
0
0
0
0
0
0
1
T3CMX
TRISD4
ANSD4
CKTXP
LATD4
Bit 4
Preliminary
CREN
SLRE
Bit 4
RD4
CKP
Type
Pin
O
O
O
O
O
O
O
I
I
I
I
I
I
I
HFOFST
ADDEN
TRISD3
ANSD3
BRG16
LATD3
Buffer
SLRD
Bit 3
RD3
Bit 3
Type
DIG
DIG
DIG
DIG
DIG
DIG
DIG
ST
ST
AN
ST
ST
ST
AN
LATD<6> data output; not affected by analog input.
PORTD<6> data input; disabled when analog input
enabled.
Enhanced CCP1 PWM output 3.
EUSART 2 asynchronous transmit data output.
EUSART 2 synchronous serial clock output.
EUSART 2 synchronous serial clock input.
Analog input 26.
LATD<7> data output; not affected by analog input.
PORTD<7> data input; disabled when analog input
enabled.
Enhanced CCP1 PWM output 4.
EUSART 2 asynchronous receive data in.
EUSART 2 synchronous serial data output.
EUSART 2 synchronous serial data input.
Analog input 27.
TRISD2
CCP3MX PBADEN CCP2MX
ANSD2
LATD2
FERR
SLRC
Bit 2
RD2
CCP1M<3:0>
CCP2M<3:0>
CCP4M<3:0>
Bit 2
SSPM<3:0>
2
TRISD1
ANSD1
LATD1
OERR
C
SLRB
WUE
Bit 1
RD1
TM
Bit 1
 2010 Microchip Technology Inc.
Description
= Schmitt Trigger input with I
TRISD0
ANSD0
ABDEN
LATD0
RX9D
SLRA
Bit 0
RD0
Bit 0
Register on
Register
on Page
Page
153
274
201
201
201
155
151
273
156
256
154
354
2
C.

Related parts for PIC18F46K22-I/MV