PIC18F46K22-I/MV Microchip Technology, PIC18F46K22-I/MV Datasheet - Page 161

64KB, Flash, 3968bytes-RAM,8-bit Family,nanoWatt XLP 40 UQFN 5x5x0.5mm TUBE

PIC18F46K22-I/MV

Manufacturer Part Number
PIC18F46K22-I/MV
Description
64KB, Flash, 3968bytes-RAM,8-bit Family,nanoWatt XLP 40 UQFN 5x5x0.5mm TUBE
Manufacturer
Microchip Technology
Series
PIC® XLP™ 18Fr
Datasheet

Specifications of PIC18F46K22-I/MV

Core Processor
PIC
Core Size
8-Bit
Speed
64MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, HLVD, POR, PWM, WDT
Number Of I /o
35
Program Memory Size
64KB (32K x 16)
Program Memory Type
FLASH
Eeprom Size
1K x 8
Ram Size
3.8K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Data Converters
A/D 30x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
40-UFQFN Exposed Pad
Processor Series
PIC18F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
4 KB
Number Of Programmable I/os
36
Number Of Timers
3 x 8-bit. 4 x 16-bit
Operating Supply Voltage
1.8 V to 5.5 V
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
12.0
The Timer1/3/5 module is a 16-bit timer/counter with
the following features:
• 16-bit timer/counter register pair (TMRxH:TMRxL)
• Programmable internal or external clock source
• 2-bit prescaler
• Dedicated Secondary 32 kHz oscillator circuit
• Optionally synchronized comparator out
• Multiple Timer1/3/5 gate (count enable) sources
• Interrupt on overflow
• Wake-up on overflow (external clock,
• 16-Bit Read/Write Operation
• Time base for the Capture/Compare function
FIGURE 12-1:
 2010 Microchip Technology Inc.
Timer2/4/6 Match
Asynchronous mode only)
SYNCC2OUT
PR2/4/6
SYNCC1OUT
Comparator 2
Comparator 1
TxG
TxGSS<1:0>
TIMER1/3/5 MODULE WITH
GATE CONTROL
Note 1:
(7)
(7)
2:
3:
4:
5:
6:
7:
TxCKI
TxGPOL
Set flag bit
TMRxIF on
Overflow
ST Buffer is high speed type when using TxCKI.
Timer1/3/5 register increments on rising edge.
Synchronize does not operate while in Sleep.
See
T1CKI is not available when the secondary oscillator is enabled. (SOSCGO = 1 or TXSOSCEN = 1)
T3CKI is not available when the secondary oscillator is enabled, unless T3CMX = 1.
Synchronized comparator output should not be used in conjunction with synchronized TxCKI.
Secondary
Oscillator
Module
See Figure 2-4
00
10
11
TIMER1/3/5 BLOCK DIAGRAM
01
Figure 12-2
(5)
TxSOSCEN
,(6)
TMRxON
TxGTM
TMRxH
for 16-Bit Read/Write Mode Block Diagram.
SOSCOUT
TMRx
(1)
TxG_IN
(2),(4)
D
R
CK
TMRxL
1
0
Q
Q
TxCLK_EXT_SRC
Preliminary
TMRxCS<1:0>
0
1
Reserved
TxGGO/DONE
Q
Internal
Internal
F
OSC
Clock
Clock
F
OSC
EN
/4
D
• Special Event Trigger (with CCP/ECCP)
• Selectable Gate Source Polarity
• Gate Toggle Mode
• Gate Single-pulse Mode
• Gate Value Status
• Gate Event Interrupt
Figure 12-1
module.
TxCLK
Single Pulse
Acq. Control
11
10
01
00
PIC18(L)F2X/4XK22
TxGSPM
TxCKPS<1:0>
TxSYNC
Prescaler
1, 2, 4, 8
TMRxON
is a block diagram of the Timer1/3/5
0
1
2
0
1
Internal
F
Clock
TxGVAL
OSC
TMRxGE
/2
Q1
Synchronize
Synchronized
Interrupt
clock input
D
EN
det
det
Sleep input
Q
(3),(7)
To Comparator Module
DS41412D-page 161
Set
TMRxGIF
TXGCON
Data Bus
RD

Related parts for PIC18F46K22-I/MV