EVB9S12XEP100 Freescale Semiconductor, EVB9S12XEP100 Datasheet - Page 585

BOARD EVAL FOR MC9S12XEP100

EVB9S12XEP100

Manufacturer Part Number
EVB9S12XEP100
Description
BOARD EVAL FOR MC9S12XEP100
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of EVB9S12XEP100

Contents
Module and Misc Hardware
Processor To Be Evaluated
MC9S12XEP100
Data Bus Width
16 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12XE
Rohs Compliant
Yes
For Use With/related Products
MC9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
The number of clocks from the falling edge of SCL to the first tap (Tap[1]) is defined by the values shown
in the scl2tap column of
tap2tap column in
to determine the delay from the falling edge of SCL to SDA changing, the SDA hold time.
IBC7–6 defines the multiplier factor MUL. The values of MUL are shown in the
Freescale Semiconductor
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
SDA
SCL
Table
IBC5-3
(bin)
000
001
010
011
100
101
110
111
15-4. The SCL Tap is used to generated the SCL period and the SDA Tap is used
Table
15-4, all subsequent tap points are separated by 2
MC9S12XE-Family Reference Manual Rev. 1.23
scl2start
Table 15-5. Prescale Divider Encoding
(clocks)
126
14
30
62
2
2
2
6
Table 15-6. Multiplier Factor
IBC7-6
00
01
10
11
scl2stop
(clocks)
SCL Divider
129
17
33
65
7
7
9
9
RESERVED
Chapter 15 Inter-Integrated Circuit (IICV3) Block Description
MUL
01
02
04
(clocks)
scl2tap
126
14
30
62
4
4
6
6
SDA Hold
(clocks)
tap2tap
IBC5-3
128
Table
16
32
64
1
2
4
8
as shown in the
15-6.
585

Related parts for EVB9S12XEP100