LAN91C111I-NS SMSC, LAN91C111I-NS Datasheet - Page 15

IC ETHERNET CTLR MAC PHY 128-QFP

LAN91C111I-NS

Manufacturer Part Number
LAN91C111I-NS
Description
IC ETHERNET CTLR MAC PHY 128-QFP
Manufacturer
SMSC
Type
Single Chip MAC and PHYr
Datasheet

Specifications of LAN91C111I-NS

Controller Type
Ethernet Controller, MAC/PHY
Interface
Serial EEPROM
Voltage - Supply
3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
128-QFP
Product
Ethernet Controllers
Number Of Transceivers
1
Standard Supported
IEEE 802.3 or IEEE 802.3u
Data Rate
10 Mbps or 100 Mbps
Supply Voltage (max)
5 V
Supply Voltage (min)
0 V
Supply Current (max)
140 mA
Maximum Operating Temperature
+ 85 C
Ethernet Connection Type
100BASE-T or 100BASE-T4 or 100BASE-TX or 10BASE-T
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
638-1014

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LAN91C111I-NS
Manufacturer:
RECOM
Quantity:
1 000
Part Number:
LAN91C111I-NS
Manufacturer:
SMSC
Quantity:
1 000
Part Number:
LAN91C111I-NS
Manufacturer:
Standard
Quantity:
6 916
Part Number:
LAN91C111I-NS
Manufacturer:
Microchip Technology
Quantity:
10 000
10/100 Non-PCI Ethernet Single Chip MAC + PHY
Datasheet
Chapter 5 Description of Pin Functions
SMSC LAN91C111 REV C
PIN NO.
TQFP
81-92
78-80
41
94-97
107-104,
102-99, 76-
73, 71-68,
66-63, 61-
58, 56-53,
51-48
30
37
35
36
40
QFP
83-94
80-82
43
96-99
109-106,
104-101,
78-75, 73-
70, 68-65,
63-60, 58-
55, 53-50
32
39
37
38
42
NAME
Address
Address
Address Enable
nByte Enable
Data Bus
Reset
nAddress
Strobe
nCycle
Write/
nRead
nVL Bus Access nVLBUS
nBE0-
SYMBOL
A4-A15
A1-A3
AEN
nBE3
D0-D31
RESET
nADS
nCYCLE
W/nR
DATASHEET
15
BUFFER
TYPE
I**
I**
I**
I**
I/O24**
IS**
IS**
I**
IS**
I with
pullup**
DESCRIPTION
Input. Decoded by LAN91C111 to
determine access to its registers.
Input. Used by LAN91C111 for internal
register selection.
Input. Used as an address qualifier.
Address decoding is only enabled when
AEN is low.
Input. Used during LAN91C111 register
accesses to determine the width of the
access and the register(s) being
accessed. nBE0-nBE3 are ignored when
nDATACS is low (burst accesses)
because 32 bit transfers are assumed.
Bidirectional. 32 bit data bus used to
access the LAN91C111’s internal
registers. Data bus has weak internal
pullups. Supports direct connection to the
system bus without external buffering.
For 16 bit systems, only D0-D15 are
used.
Input. When this pin is asserted high, the
controller performs an internal system
(MAC & PHY) reset. It programs all the
registers to their default value, the
controller will read the EEPROM device
through the EEPROM interface
This input is not considered active unless
it is active for at least 100ns to filter
narrow glitches.
Input. For systems that require address
latching, the rising edge of nADS
indicates the latching moment for A1-A15
and AEN. All LAN91C111 internal
functions of A1-A15, AEN are latched
except for nLDEV decoding.
Input. This active low signal is used to
control LAN91C111 EISA burst mode
synchronous bus cycles.
Input. Defines the direction of
synchronous cycles. Write cycles when
high, read cycles when low.
Input. When low, the LAN91C111
synchronous bus interface is configured
for VL Bus accesses. Otherwise, the
LAN91C111 is configured for EISA DMA
burst accesses. Does not affect the
asynchronous bus interface.
Revision 1.91 (06-01-09)
(Note
5.1).

Related parts for LAN91C111I-NS