TMP92xy22FG Toshiba, TMP92xy22FG Datasheet - Page 206

no-image

TMP92xy22FG

Manufacturer Part Number
TMP92xy22FG
Description
Manufacturer
Toshiba
Datasheet

Specifications of TMP92xy22FG

Package
LQFP100
Rom Types(m=mask,p=otp, F=flash,e=eeprom)
Romless
Rom Combinations
Romless
Ram Combinations
32
Architecture
32-bit CISC
Usb/spi Channels
-
Uart/sio Channels
2
I2c/sio Bus Channels
1
(s)dram Controller
-
Adc 10-bit Channel
8
Da Converter
-
Timer 8-bit Channel
4
Timer 16-bit Channel
2
Pwm 8-bit Channels
-
Pwm 16-bit Channels
-
Cs/wait Controller
4
Dual Clock
-
Number Of I/o Ports
50
Power Supply Voltage(v)
3.0 to 3.6
ADREG4L
(12A8H)
ADREG5L
(12AAH)
ADREG4H
(12A9H)
ADREG5H
(12ABH)
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Bit symbol
Read/Write
After reset
Function
Channel × conversion
result
Stores lower 2 bits of AD
Stores lower 2 bits of AD
ADR41
ADR51
ADR49
ADR59
conversion result.
conversion result.
7
7
7
7
Undefined
Undefined
R
R
ADREGxH
Figure 3.11.6 Register for AD Converter
AD Conversion Result Register 4 High
AD Conversion Result Register 5 High
9
AD Conversion Result Register 4 Low
AD Conversion Result Register 5 Low
ADR40
ADR50
ADR48
ADR58
7
6
6
6
6
8
6
7
5
ADR47
ADR57
92CM22-204
6
4
Stores upper 8 bits of AD conversion result.
Stores upper 8 bits of AD conversion result.
5
5
5
5
3
5
Bits 5 to 1 are always read as 1.
Bit0 is the AD conversion data storage flag <ADRxRF>. When the AD
conversion result is stored, the flag is set to 1. When either of the
registers (ADREGxH, ADREGxL) is read, the flag is cleared to 0.
2
4
ADR46
ADR56
1
4
4
4
4
3
Undefined
Undefined
0
2
R
R
ADR45
ADR55
1
7
3
3
3
3
0
6
5
ADR44
ADR54
4
2
2
2
2
3
2
ADREGxL
ADR43
ADR53
1
1
1
1
1
TMP92CM22
0
2007-02-16
AD conversion
data storage
flag
1: Conversion
AD conversion
data storage
flag
1: Conversion
ADR4RF
ADR5RF
result stored
result stored
ADR42
ADR52
0
R
0
R
0
0
0
0

Related parts for TMP92xy22FG