C8051F581-IMR Silicon Labs, C8051F581-IMR Datasheet - Page 325

no-image

C8051F581-IMR

Manufacturer Part Number
C8051F581-IMR
Description
8-bit Microcontrollers - MCU 50MIPS 128kB 8kB SPI
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F581-IMR

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit
28.5. Register Descriptions for PCA0
Following are detailed descriptions of the special function registers related to the operation of the PCA.
SFR Definition 28.1. PCA0CN: PCA0 Control
SFR Address = 0xD8; Bit-Addressable; SFR Page = 0x00
Name
Reset
Bit
Type
7
6
5
4
3
2
1
0
Bit
Name
CCF5
CCF4
CCF3
CCF2
CCF1
CCF0
CR
CF
R/W
CF
7
0
PCA0 Counter/Timer Overflow Flag.
Set by hardware when the PCA0 Counter/Timer overflows from 0xFFFF to 0x0000.
When the Counter/Timer Overflow (CF) interrupt is enabled, setting this bit causes the
CPU to vector to the PCA0 interrupt service routine. This bit is not automatically
cleared by hardware and must be cleared by software.
PCA0 Counter/Timer Run Control.
This bit enables/disables the PCA0 Counter/Timer.
0: PCA0 Counter/Timer disabled.
1: PCA0 Counter/Timer enabled.
PCA0 Module 5 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF5 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
PCA0 Module 4 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF4 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
PCA0 Module 3 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF3 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
PCA0 Module 2 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF2 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
PCA0 Module 1 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF1 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
PCA0 Module 0 Capture/Compare Flag.
This bit is set by hardware when a match or capture occurs. When the CCF0 interrupt
is enabled, setting this bit causes the CPU to vector to the PCA0 interrupt service rou-
tine. This bit is not automatically cleared by hardware and must be cleared by software.
R/W
CR
6
0
CCF5
R/W
5
0
CCF4
R/W
Rev. 1.2
4
0
Function
CCF3
R/W
3
0
C8051F58x/F59x
CCF2
R/W
2
0
CCF1
R/W
1
0
CCF0
R/W
0
0
325

Related parts for C8051F581-IMR