MC68HC908GP16CFB Freescale Semiconductor, MC68HC908GP16CFB Datasheet - Page 152

no-image

MC68HC908GP16CFB

Manufacturer Part Number
MC68HC908GP16CFB
Description
MCU 8-BIT 16K FLASH 44-QFP
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908GP16CFB

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
33
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Ram Size
512 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 8x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
44-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC908GP16CFB
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Enhanced Serial Communications Interface (ESCI) Module
ARUN— Arbiter Counter Running Flag
AROVFL— Arbiter Counter Overflow Bit
ARD8— Arbiter Counter MSB
13.9.2 ESCI Arbiter Data Register
ARD7–ARD0 — Arbiter Least Significant Counter Bits
13.9.3 Bit Time Measurement
Two bit time measurement modes, described here, are available according to the state of ACLK.
13.9.4 Arbitration Mode
If AM[1:0] is set to 10, the arbiter module operates in arbitration mode. On every rising edge of SCI_TxD
(output of the ESCI module, internal chip signal), the counter is started. When the counter reaches $38
(ACLK = 0) or $08 (ACLK = 1), RxD is statically sensed. If in this case, RxD is sensed low (for example,
152
1. ACLK = 0 — The counter is clocked with one quarter of the bus clock. The counter is started when
2. ACLK = 1 — The counter is clocked with one quarter of the ESCI input clock generated by the ESCI
This read-only bit indicates the arbiter counter is running. Reset clears ARUN.
This read-only bit indicates an arbiter counter overflow. Clear AROVFL by writing any value to
SCIACTL. Writing 0s to AM1 and AM0 resets the counter keeps it in this idle state. Reset clears
AROVFL.
This read-only bit is the MSB of the 9-bit arbiter counter. Clear ARD8 by writing any value to SCIACTL.
Reset clears ARD8.
These read-only bits are the eight LSBs of the 9-bit arbiter counter. Clear ARD7–ARD0 by writing any
value to SCIACTL. Writing 0s to AM1 and AM0 permanently resets the counter and keeps it in this idle
state. Reset clears ARD7–ARD0.
1 = Arbiter counter running
0 = Arbiter counter stopped
1 = Arbiter counter overflow has occurred
0 = No arbiter counter overflow has occurred
a falling edge on the RxD pin is detected. The counter will be stopped on the next falling edge.
ARUN is set while the counter is running, AFIN is set on the second falling edge on RxD (for
instance, the counter is stopped). This mode is used to recover the received baud rate. See
Figure
prescaler. The counter is started when a logic 0 is detected on RxD (see
on RxD on enabling the bit time measurement with ACLK = 1 leads to immediate start of the
counter (see
is used to measure the length of a received break.
13-20.
Address: $0019
Reset:
Read:
Write:
Figure
ARD7
Bit 7
Figure 13-19. ESCI Arbiter Data Register (SCIADAT)
0
13-22). The counter will be stopped on the next rising edge of RxD. This mode
MC68HC908EY16 • MC68HC908EY8 Data Sheet, Rev. 10
= Unimplemented
ARD6
6
0
ARD5
5
0
ARD4
4
0
ARD3
3
0
ARD2
2
0
ARD1
1
0
Figure
Freescale Semiconductor
ARD0
Bit 0
13-21). A logic 0
0

Related parts for MC68HC908GP16CFB