r5s77631ay266bgv Renesas Electronics Corporation., r5s77631ay266bgv Datasheet - Page 664

no-image

r5s77631ay266bgv

Manufacturer Part Number
r5s77631ay266bgv
Description
Renesas 32-bit Risc Microcomputer Superhtm Risc Engine Family Sh-4a Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 14 Direct Memory Access Controller (DMAC)
14.4.3
DMA transfer type is dual address mode transfer. A data transfer timing depends on the bus mode,
which has cycle steal mode and burst mode.
(1)
In dual address mode, both the transfer source and destination are accessed by an address. The
source and destination can be located externally or internally.
DMA transfer requires two bus cycles because data is read from the transfer source in a data read
cycle and written to the transfer destination in a data write cycle. At this time, transfer data is
temporarily stored in the DMAC. In the transfer between external memories as shown in figure
14.4, data is read to the DMAC from one external memory in a data read cycle, and then that data
is written to the other external memory in a write cycle.
Rev. 1.00 Oct. 01, 2007 Page 598 of 1956
REJ09B0256-0100
Dual Address Modes
DMA Transfer Types
The SAR value is an address, data is read from the transfer source module,
and the data is temporarily stored in the DMAC.
The DAR value is an address and the value stored in the data buffer in the
DMAC is written to the transfer destination module.
Data buffer
Data buffer
Figure 14.4 Data Flow of Dual Address Mode
DMAC
DMAC
DAR
DAR
SAR
SAR
Second bus cycle
First bus cycle
Transfer destination
Transfer destination
Transfer source
Transfer source
Memory
Memory
module
module
module
module

Related parts for r5s77631ay266bgv