LPC1767FBD100,551 NXP Semiconductors, LPC1767FBD100,551 Datasheet - Page 761

IC ARM CORTEX MCU 512K 100-LQFP

LPC1767FBD100,551

Manufacturer Part Number
LPC1767FBD100,551
Description
IC ARM CORTEX MCU 512K 100-LQFP
Manufacturer
NXP Semiconductors
Series
LPC17xxr

Specifications of LPC1767FBD100,551

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
100MHz
Connectivity
Ethernet, I²C, IrDA, Microwire, SPI, SSI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, I²S, Motor Control PWM, POR, PWM, WDT
Number Of I /o
70
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.4 V ~ 3.6 V
Data Converters
A/D 8x12b, D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
100-LQFP
Processor Series
LPC17
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB1760, MCB1760U, MCB1760UME
For Use With
622-1005 - USB IN-CIRCUIT PROG ARM7 LPC2K
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
568-4967
935289808551

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC1767FBD100,551
Quantity:
9 999
Part Number:
LPC1767FBD100,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
[1]
UM10360
User manual
Each array element corresponds to a single NVIC register, for example the element
34.4.2.2 Interrupt Set-enable Registers
34.4.2.3 Interrupt Clear-enable Registers
The CMSIS provides thread-safe code that gives atomic access to the Interrupt Priority
Registers. For more information see the description of the NVIC_SetPriority function in
Section 34.4.2.10.1 “NVIC programming
IRQ numbers, map onto the interrupt registers and corresponding CMSIS variables that
have one bit per interrupt.
Table 645. Mapping of interrupts to the interrupt variables
The ISER0-ISER3 registers enable interrupts, and show which interrupts are enabled.
See:
The bit assignments are shown in
Table 646. ISER bit assignments
If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an
interrupt is not enabled, asserting its interrupt signal changes the interrupt state to
pending, but the NVIC never activates the interrupt, regardless of its priority.
The ICER0-ICER3 registers disable interrupts, and show which interrupts are enabled.
See:
The bit assignments are shown in
Interrupts
0-31
32-63
64-95
96-127
Bits
[31:0]
the register summary in
Table 645
the register summary in
Table 645
CMSIS array elements
Set-enable
ISER[0]
ISER[1]
ISER[2]
ISER[3]
for which interrupts are controlled by each register.
for which interrupts are controlled by each register.
Name
SETENA
All information provided in this document is subject to legal disclaimers.
Rev. 2 — 19 August 2010
Clear-enable
ICER[0]
ICER[1]
ICER[2]
ICER[3]
Table 644
Table 644
Function
Interrupt set-enable bits.
Write:
0 = no effect
1 = enable interrupt.
Read:
0 = interrupt disabled
1 = interrupt enabled.
Table
Table
[1]
for the register attributes
for the register attributes
646.
647.
hints”.
Chapter 34: Appendix: Cortex-M3 user guide
Set-pending
ISPR[0]
ISPR[1]
ISPR[2]
ISPR[3]
Table 645
ICER[1]
corresponds to the ICER1 register.
shows how the interrupts, or
Clear-pending
ICPR[0]
ICPR[1]
ICPR[2]
ICPR[3]
UM10360
© NXP B.V. 2010. All rights reserved.
Active Bit
IABR[0]
IABR[1]
IABR[2]
IABR[3]
761 of 840

Related parts for LPC1767FBD100,551