s3c4510b Samsung Semiconductor, Inc., s3c4510b Datasheet - Page 134

no-image

s3c4510b

Manufacturer Part Number
s3c4510b
Description
16/32-bit Risc Microcontroller
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c4510b01-QE80
Manufacturer:
BOURNS
Quantity:
400 000
Part Number:
s3c4510b01-QE80
Manufacturer:
SUNMNG
Quantity:
853
Part Number:
s3c4510b01-QE80
Manufacturer:
SAMSUNG
Quantity:
8 000
Part Number:
s3c4510b01-QER0
Manufacturer:
AMCC
Quantity:
156
Part Number:
s3c4510b01-QER0
Manufacturer:
SAMSUMG
Quantity:
20 000
Company:
Part Number:
s3c4510b01-QER0
Quantity:
58
Part Number:
s3c4510b01-QERO
Manufacturer:
Panasonic
Quantity:
12 000
Part Number:
s3c4510b01-QERO
Manufacturer:
SAMSUNG
Quantity:
16 615
INSTRUCTION SET
NOTES:
1.
2.
INSTRUCTION CYCLE TIMES
All instructions in this format have an equivalent ARM instruction as shown in Table 3-23. The instruction cycle
times for the THUMB instruction are identical to that of the equivalent ARM instruction.
Examples
over
3-92
Code
1011
1100
1101
While label specifies a full 9-bit two’s complement address, this must always be half-word-aligned (ie with bit 0 set to 0)
since the assembler actually places label >> 1 in field SOffset8.
Cond = 1110 is undefined, and should not be used.
Cond = 1111 creates the SWI instruction: see .
Assembler
CMP R0, #45
BGT over
...
...
...
...
BGT label
BLE label
BLT label
THUMB
Table 3-23. The Conditional Branch Instructions (Continued)
ARM Equivalent
BGT label
BLE label
BLT label
Branch if N set and V clear, or N clear and V set (less than)
Branch if Z clear, and either N set and V set or N clear and V
clear (greater than)
Branch if Z set, or N set and V clear, or N clear and V set
(less than or equal)
; Branch to over-if R0 > 45.
; Note that the THUMB opcode will contain
; the number of half-words to offset.
; Must be half-word aligned.
Action
S3C4510B

Related parts for s3c4510b