h8s-2161b Renesas Electronics Corporation., h8s-2161b Datasheet - Page 13

no-image

h8s-2161b

Manufacturer Part Number
h8s-2161b
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2100 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Item
16.3.5 I
Register (ICCR)
Table 16.5 Flash and
Transfer States (Slave
Mode)
16.4.4 Master
Receive Operation
Figure 16.12 Example
of Operation Timing in
Master Receive Mode
(MLS = WAIT = 0,
HNDS = 1)
Figure 16.13 Example
of Stop Condition
Issuance Operation
Timing in Master
Receive Mode (MLS =
WAIT = 0, HNDS = 1)
2
C Bus
Page
427, 428 Table amended
430
451
451
Revision (See Manual for Details)
Bit 1 R/W of I
(Before) R/W
Table 16.5 amended
Figure 16.12 amended
User processing
Figure 16.13 amended
MST
0
0
0
0
0
Bit 1
SCL is fixed low until
stop condition is issued
7
[9] IRIC clear
(master output)
(master output)
(slave output)
TRS
1
1
1
1
1
Bit 0
Master transmit mode
ICDRR
ICDRF
SCL
SDA
SDA
IRTR
8
IRIC
BBSY ESTP STOP IRTR
1
1
1
1
1
[11] Set BBSY = 0 and
A
[8]
9
0
0
0
0
0
SCP = 0
(Stop condition instruction issuance)
[1] TRS = 0 clear
A
9
2
0
0
0
0
0
C Bus Interface Interrupt Request Flag
Stop condition generation
(After) R/(W)*
[10] ICDR read
1 /0 *
1 /0 *
SCL is fixed low until ICDR is read
[1] IRIC clear
(Data 3)
2
2
Master receive mode
AASX AL
Data 3
Bit 7
1
Rev. 3.00 Mar 21, 2006 page xiii of liv
0
0
0
[2] ICDR read
Bit 6
2
(Dummy read)
AAS
0
0
0
Bit 5
3
ADZ
0
0
0
0
0
Data 1
Undefined va
Bit 4
4
ACKB ICDRF ICDRE State
0
0
0
0
0
Bit 3
5
1
0
1
0
1
Transmission end with
ICDRE = 0
ICDR write with the
above state
Transmission end with
ICDRE = 1
ICDR write with the
above state
Automatic data transfer
from ICDRT to ICDRS
with the above state

Related parts for h8s-2161b